The present disclosure is related to an electronic device module, a method for fabricating an electronic device module, a device module, and a method for fabricating a device module.
Over the last couple of years a lot of activities have been carried out concerning the embedding of passive components and active semiconductor dies into PCB or package carrier systems. Some low voltage use cases have found their way into production as embedding provides additional value compared to module or discrete packaging solutions, such as compactness (power density), short lead lengths leading to remarkably low parasitic inductances, good thermal management and significantly improved power cycling capability. These benefits are also seen to be attractive for power applications with high voltages up to 1200 V and specially for fast switching applications>20 kHz. Nevertheless, some existing blocking points, when looking at how chip embedding is done today, have to be solved first as in the future peak voltages of 1700V, 2000V or even higher are under consideration.
The current chip embedding process does not fulfil high voltage application requirements. The breakdown voltage, ion impurity level (sodium, chlorine, etc.) and the overall reliability of current PCB materials that are used for chip embedding are limited for 650 V (or even below) devices. One of the further problems is also the limited adhesion of polymer layers like prepreg layers and to the core layer of the PCB and possible local delamination of these layers from each other, and in the presence of a device like a semiconductor device also the delamination of the prepreg layers from the semiconductor device.
For these and other reasons there is a need for the present disclosure.
A first aspect of the present disclosure is related to an electronic device module comprising a core layer comprising an opening, an electronic device disposed in the opening, one or both of the core layer and the electronic device being at least partially covered by an adhesion promoter layer, and an encapsulant layer at least partially embedding the core layer and the electronic device.
A second aspect of the present disclosure is related to a method for fabricating an electronic device module, the method comprising providing a core layer comprising an opening, providing an electronic device, depositing an adhesion promoter layer at least partially on one or both of the core layer and the electronic device, placing the electronic device in the opening, and at least partially embedding the electronic device and the core layer by an encapsulant layer.
A third aspect of the present disclosure is related to a module comprising a core layer, the core layer being at least partially covered by an adhesion promoter layer, and an encapsulant layer at least partially embedding the core layer.
A fourth aspect of the present disclosure is related to a method for fabricating a module, the method comprising providing a core layer, depositing an adhesion promoter layer at least partially on the core layer, embedding at least partially the core layer with an encapsulant layer.
The accompanying drawings are included to provide a further understanding of embodiments and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments and together with the description serve to explain principles of embodiments. Other embodiments and many of the intended advantages of embodiments will be readily appreciated as they become better understood by reference to the following detailed description.
The elements of the drawings are not necessarily to scale relative to each other. Like reference numerals designate corresponding similar parts.
In the following detailed description, reference is made to the accompanying drawings, which form a part hereof, and in which is shown by way of illustration specific embodiments in which the disclosure may be practiced. In this regard, directional terminology, such as “top”, “bottom”, “front”, “back”, “leading”, “trailing”, etc., is used with reference to the orientation of the Figure(s) being described. Because components of embodiments can be positioned in a number of different orientations, the directional terminology is used for purposes of illustration and is in no way limiting. It is to be understood that other embodiments may be utilized and structural or logical changes may be made without departing from the scope of the present disclosure. The following detailed description, therefore, is not to be taken in a limiting sense, and the scope of the present disclosure is defined by the appended claims.
It is to be understood that the features of the various exemplary embodiments described herein may be combined with each other, unless specifically noted otherwise.
As employed in this specification, the terms “bonded”, “attached”, “connected”, “coupled” and/or “electrically connected/electrically coupled” are not meant to mean that the elements or layers must directly be contacted together; intervening elements or layers may be provided between the “bonded”, “attached”, “connected”, “coupled” and/or “electrically connected/electrically coupled” elements, respectively. However, in accordance with the disclosure, the above-mentioned terms may, optionally, also have the specific meaning that the elements or layers are directly contacted together, i.e. that no intervening elements or layers are provided between the “bonded”, “attached”, “connected”, “coupled” and/or “electrically connected/electrically coupled” elements, respectively.
Further, the word “over” used with regard to a part, element or material layer formed or located “over” a surface may be used herein to mean that the part, element or material layer be located (e.g. placed, formed, deposited, etc.) “indirectly on” the implied surface with one or more additional parts, elements or layers being arranged between the implied surface and the part, element or material layer. However, the word “over” used with regard to a part, element or material layer formed or located “over” a surface may, optionally, also have the specific meaning that the part, element or material layer be located (e.g. placed, formed, deposited, etc.) “directly on”, e.g. in direct contact with, the implied surface.
More specifically,
The core layer 1 can, for example, comprise an FR1, FR2, FR3, or FR4 material, a BT-Epoxy (where BT stands for bismaleimidtriazine), a polyimide, or a cyanate ester. The encapsulant layer 4 may comprise a polymer layer and in particular a prepreg layer 4. A first Cu layer 6 may be disposed on a rear surface of the encapsulant layer 4 remote from the core layer 1. And a second copper layer 7 may be disposed on an upper surface of the upper layer of the encapsulant layer 4, the second copper layer 7 comprising separate electrical areas or traces, the electrical areas connected with electrical vias being connected with contacts pads of the electronic device 2.
The electronic device 2 may in particular comprise a die carrier 2.1, and a semiconductor die 2.2 attached to the die carrier 2.1. The die carrier 2.1 can be a leadframe or any other kind of substrate like a DCB (direct copper bond), an AMB (active metal braze or an IMS (insulated metal substrate). The semiconductor device 2 may also comprise two or more semiconductor dies which may be interconnected to form, e.g., a half bridge, the half bridge being disposed in the opening.
The semiconductor die 2.2 may comprise a semiconductor transistor die 2.2 like, e.g. one or more of an IGBT, a MOSFET die, a CoolMOS, or a wide band gap semiconductor transistor like SiC-MOS, or GaN-MOS. The semiconductor transistor die 2.2 may comprise a contact pad 2.2A on an upper surface thereof, which contact pad 2.2A can be, for example, a source pad 2A.
The semiconductor device can also have a completely different structure. While the semiconductor component 2 of
Instead of a semiconductor device, another component can also be installed in the module in the manner described. For example, a passive component such as a diode, a capacitor or a resistor can be used. Also a heat sink in the form of a copper insert can be used. A conductor rail or bus bar is also conceivable for use.
The electronic device 2 is covered by an adhesion promoter layer 3 and the core layer 1 may also be covered by a further adhesion promoter layer 8. The adhesion promoter layer 3 and the further adhesion promoter layer 8 can be formed in an identical manner or they can be formed different. In both cases the adhesion promoter layer can be formed by a single e.g. homogeneous layer, e.g. of Al2O3, or by a layer stack of e.g. two layers, e.g. of a lower layer of Al2O3, and an upper layer e.g. of AlOOH formed by the conversion of Al2O3 which will be explained later. The electronic device 2 can be completely or partially covered by the adhesion promoter layer 3 and the core layer 1 can be completely or partially covered by the further adhesion promoter layer 8.
The Al2O3 layer 13 can be, for example, deposited by atomic layer deposition (ALD). ALD is a thin-film deposition technique based on the sequential use of a gas-phase chemical process. It is a subclass of chemical vapour deposition. The majority of ALD reactions use two chemicals called precursors (also called “reactants”). These precursors react with the surface of a material one at a time in a sequential, self-limiting, manner. The precursors only react with the surface molecules, but not with themselves. A thin and dense layer 13 of Al2O3 can in this way be slowly deposited through repeated exposure to separate precursors.
For depositing the Al2O3 layer 13 by ALD the applied temperature is typically in a range from 100° C. to 350° C. The deposition takes place in cycles in which a precursor A and a precursor B are alternately deposited on the substrate and rinsing with nitrogen takes place in between. One atomic or molecular layer is deposited in each cycle. In the present case of the deposition of Al2O3, a layer with a thickness of 20 nm is deposited after 200 cycles. The layer thickness can be in a range from 3 nm to 100 nm.
More specifically, the method 100 comprises providing a core layer comprising an opening (110), providing an electronic device (120), depositing an adhesion promoter layer on the electronic device (130), placing the electronic device in the opening (140), and at least partially embedding the electronic device and the core layer in an encapsulant layer (150).
According to further examples, as already described in connection with the previous
It is also worth mentioning that the individual steps 110 to 150 can also be carried out in a sequence other than that indicated above. In particular, the deposition of the adhesion promoter layer can also take place after the semiconductor device has been placed in the opening, in which case the core layer will inevitably also be covered with the adhesion promoter layer.
In this way, an Al2O3 layer 3 can be produced as shown in
Afterwards the leadframe array of interconnected semiconductor devices 2 is singulated into a plurality of individual semiconductor devices 2 each one of which being covered with an adhesion promoter layer 3.
According to the third and fourth aspects, the present disclosure is also related to a module and a method for fabricating the same, the module comprising a core layer, an adhesion promoter layer covering the core layer and an encapsulant layer embedding the core layer. This means in other words, the use of an adhesion promoter layer in, for example, a PCB or other substrates, independent of the implementation of electrical or electronic components in the PCB. The same properties and features of the individual components as well as of the manufacturing processes as described above in connection with the first and second aspects can be used.
In the following specific examples of the present disclosure are described.
Example 1 is an electronic device module, comprising a core layer comprising an opening, an electronic device disposed in the opening, one or both of the core layer and the electronic device being at least partially covered by an adhesion promoter layer, and an encapsulant layer embedding the core layer and the electronic device.
Example 2 is the semiconductor package according to Example 1, wherein the adhesion promoter layer comprises an Al2O3 layer.
Example 3 is the semiconductor package according to Example 1 or 2, wherein the adhesion promoter layer comprises a first layer of Al2O3 and a second layer of AlOOH disposed on the first layer.
Example 4 is the semiconductor package according to any one of the preceding Examples, wherein the core layer is covered by a further adhesion promoter layer.
Example 5 is a method for fabricating an electronic device module, the method comprising providing a core layer comprising an opening, providing an electronic device, depositing an adhesion promoter layer at least partially on one or both of the core layer and the electronic device, placing the electronic device in the opening, and embedding the electronic device and the core layer at least partially by an encapsulant layer.
Example 6 is the method according to Example 5, wherein the electronic device is placed in the opening and thereafter the adhesion promoter layer is deposited at least partially on both the core layer and the electronic device.
Example 7 is the method according to Example 5 or 6, further comprising depositing the first adhesion promoter layer by atomic layer deposition.
Example 8 is the method according to any one of Examples 5 to 7, wherein the adhesion promoter layer comprises an Al2O3 layer.
Example 9 is the method according to any one of Examples 5 to 8, wherein depositing the adhesion promoter layer comprises depositing a first layer of Al2O3 and depositing a second layer of AlOOH on the first layer.
Example 10 is the method according to any one of Examples 5 to 9, wherein the core layer is covered by a further adhesion promoter layer.
Example 11 is a device module, comprising a core layer, the core layer being at least partially covered by an adhesion promoter layer, and an encapsulant layer embedding the core layer.
Example 12 is the semiconductor package according to Example 11, wherein the adhesion promoter layer comprises an Al2O3 layer.
Example 13 is the semiconductor package according to Example 11 or 12, wherein the adhesion promoter layer comprises a first layer of Al2O3 and a second layer of AlOOH disposed on the first layer.
Example 14 is the device module according to any one of Examples 11 to 13, further comprising the core layer comprising an opening, and an electronic device disposed in the opening.
Example 15 is a method for fabricating a device module, the method comprising providing a core layer, depositing an adhesion promoter layer at least partially on the core layer, embedding the core layer in an encapsulant layer.
Example 16 is the method according to Example 15, further comprising depositing the first adhesion promoter layer by atomic layer deposition.
Example 17 is the method according to Example 15 or 16, wherein the adhesion promoter layer comprises an Al2O3 layer.
Example 18 is the method according to any one of Examples 15 to 17, wherein depositing the adhesion promoter layer comprises depositing a first layer of Al2O3 and depositing a second layer of AlOOH on the first layer.
Example 19 is the semiconductor package according to any one of Examples 15 to 18, further comprising the core layer comprising an opening, and disposing an electronic device in the opening.
In addition, while a particular feature or aspect of an embodiment of the disclosure may have been disclosed with respect to only one of several implementations, such feature or aspect may be combined with one or more other features or aspects of the other implementations as may be desired and advantageous for any given or particular application. Furthermore, to the extent that the terms “include”, “have”, “with”, or other variants thereof are used in either the detailed description or the claims, such terms are intended to be inclusive in a manner similar to the term “comprise”. Furthermore, it should be understood that embodiments of the disclosure may be implemented in discrete circuits, partially integrated circuits or fully integrated circuits or programming means. Also, the term “exemplary” is merely meant as an example, rather than the best or optimal. It is also to be appreciated that features and/or elements depicted herein are illustrated with particular dimensions relative to one another for purposes of simplicity and ease of understanding, and that actual dimensions may differ substantially from that illustrated herein.
Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that a variety of alternate and/or equivalent implementations may be substituted for the specific embodiments shown and described without departing from the scope of the present disclosure. This application is intended to cover any adaptations or variations of the specific embodiments discussed herein. Therefore, it is intended that this disclosure be limited only by the claims and the equivalents thereof.
Number | Date | Country | Kind |
---|---|---|---|
22174324.8 | May 2022 | EP | regional |