Verwey, et al., Drift of the Breakdown Voltage In p-n Junctions in Silicon (Walk-Out), Phillips Research Laboratories, Eindhoven, The Netherlands, Solid State Electronics, 1977, vol. 20, pp. 689-695. |
Kurosawa, K. et al., A New Bird's-Beak Free Field Isolation Technology for VLSI Devices, Toshiba Research and Development Center, Toshiba Corporation, Kawasaki, Japan, IEDM81 pp. 384-387. |
Rung, R. et al., Deep Trench Isolated CMOS Devices Toshiba Corporation, Semiconductor Device Engineering Laboratory, IEDM82, pp. 237-240. |
Lutze, J. et al., Electrical Limitations of Advanced LOCOS Isolation for Deep Submicrometer CMOS, IEEE Transactions on Electron Devices, vol. 38, No. 2, 1991 IEEE, pp. 242-245. |
Tsang, et al., Junction Breakdown Instabilities in Deep Trench Isolation Structure, IEEE Transactions on Electron Devices, vol. 38, No. 9, Sep. 1991, pp. 2134-2138. |
Poon S., et al., A Trench Isolation Process for BiCMOS Circuits, Advanced Products Research and Development Laboratory, Motorola Inc., 1993 IEEE, pp. 45-48. |
Katsumata, N. et al, Sub-20 ps ECL Bipolar Technology with High Breakdown Voltage, ULSI Laboratories, Research and Development Center, Toshiba Corporation, Kawasaki, Japan, ESSDERC 1993, pp. 133-136. |