Embedded component package and fabrication method

Information

  • Patent Grant
  • 10014240
  • Patent Number
    10,014,240
  • Date Filed
    Friday, September 4, 2015
    10 years ago
  • Date Issued
    Tuesday, July 3, 2018
    7 years ago
Abstract
An array includes a substrate having a frontside surface and a backside surface. A backside cavity is formed in the backside surface. Backside through vias extend through the substrate from the frontside surface to the backside surface. Embedded component through vias extend through the substrate from the frontside surface to the backside cavity. An embedded component is mounted within the backside cavity and coupled to the embedded component through vias. In this manner, the embedded component is embedded within the substrate. By embedding the embedded component within the substrate, the overall thickness of the array is minimized. Further, by electrically connecting the embedded component to the embedded component through vias, which are relatively short, the impedance between active surface ends of the embedded component through vias and the bond pads of the embedded component is minimized thus providing superior power management. Further, routing space on the frontside surface and/or the backside surface is preserved.
Description
TECHNICAL FIELD

The present application relates to the field of electronics, and more particularly, to methods of forming electronic component packages and related structures.


BACKGROUND

Passive components, e.g., capacitors, resistor, and inductors, are incorporated into electronic component packages. For example, a passive component is mounted to a surface of an interposer of an electronic component package using surface mount technology (SMT). However, the passive component protrudes from the surface of the interposer thus increasing the size of the overall electronic component package.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is a block diagram of an embedded component package fabrication method in accordance with one embodiment;



FIG. 2 is a cross-sectional view of an array including a substrate including a plurality of electronic components in accordance with one embodiment; and



FIGS. 3, 4, 5, 6 are cross-sectional views of the array of FIG. 2 at later stages during fabrication in accordance with various embodiments.





In the following description, the same or similar elements are labeled with the same or similar reference numbers.


DETAILED DESCRIPTION

As an overview and in accordance with one embodiment, referring to FIG. 6, an array 200 includes a substrate 202 having a frontside surface 206 and a backside surface 332. A backside cavity 556 is formed in backside surface 332.


Backside through vias 218 extend through substrate 202 from frontside surface 206 to backside surface 332. Embedded component through vias 220 extend through substrate 202 from frontside surface 206 to backside cavity 556.


An embedded component 668 is mounted within backside cavity 556 and coupled to embedded component through vias 220. In this manner, embedded component 668 is embedded within substrate 202.


By embedding embedded component 668 within substrate 202, the overall thickness of array 200 is minimized. Further, by electrically connecting embedded component 668 to embedded component through vias 220, which are relatively short, the impedance between active surface ends 228 of embedded component through vias 220 and bond pads 674 of embedded component 668 is minimized thus providing superior power management. Further, routing space on frontside surface 206 and/or backside surface 332 is preserved.


Now in more detail, FIG. 1 is a block diagram of an embedded component package fabrication method 100 in accordance with one embodiment. FIG. 2 is a cross-sectional view of an array 200 including a substrate 202 including a plurality of electronic components 204 in accordance with one embodiment.


In one embodiment, substrate 202 is a silicon wafer. Substrate 202 includes a frontside, e.g., first, surface 206 and an opposite backside, e.g., second, surface 208.


Substrate 202 includes electronic components 204 integrally connected to one another. For simplicity, the term substrate 202 shall be used herein and it is to be understood that this term generally includes electronic components 204.


In one embodiment, electronic components 204 are integrated circuit chips, e.g., active components including active circuitry. However, in other embodiments, electronic components 204 are passive components such as capacitors, resistors, or inductors.


In accordance with this embodiment, electronic components 204 include active surfaces 210 and opposite inactive surfaces 212. Active surfaces 210 and inactive surfaces 212 generally define frontside surface 206 and backside surface 208 of substrate 202, respectively. For simplicity, the terms frontside surface 206 and backside surface 208 shall be used herein and it is to be understood that these terms generally include active surfaces 210 and inactive surfaces 212, respectively. Electronic components 204 further includes bond pads 214 on active surfaces 210.


Electronic components 204 are delineated from one another by singulation streets 216. Substrate 202 is singulated, e.g., sawed, along singulation streets 216 to separate packaged electronic components 204 from one another at a later stage during fabrication.


In another embodiment, array 200 includes a plurality of interposers 204 connected together (instead of electronic components 204). More particularly, interposers 204, e.g., silicon interposers, have an absence of active circuitry and thus do not have bond pads 214. The structure of array 200 when formed of interposers 204 is otherwise the same or similar to the structure of array 200 when formed of electronic components as discussed above. Array 200 including electronic components 204 (instead of interposers) shall be discussed below but it is to be understood that the discussion is equally applicable to the embodiment where array 200 is formed of interposers.


Referring now to FIGS. 1 and 2 together, in a form backside through vias and embedded component through vias operation 102, backside through vias 218 and embedded component through vias 220 are formed in electronic components 204. Backside through vias 218 and embedded component through vias 220 are surrounded by dielectric backside through via passivation linings 222 and dielectric embedded component through via passivation linings 224, respectively.


Illustratively, backside through vias 218 are formed first and then embedded component through vias 220 are formed second. In accordance with this embodiment, a first set of through via apertures are formed, e.g., by laser drilling, into electronic components 204 from frontside surface 206. Backside through via passivation linings 222, e.g., silicon oxide (SiO2), are formed on the sidewalls of the first set of through via apertures. In one embodiment, the silicon of substrate 202 exposed within the first set of through via apertures is oxidized to form backside through via passivation linings 222. In another embodiment, a dielectric material is deposited within the first set of through via apertures to form backside through via passivation linings 222.


Backside through vias 218 are formed within backside through via passivation linings 222. Illustratively, an electrically conductive material, e.g., copper or tungsten, is deposited, e.g., plated, within backside through via passivation linings 222 to form backside through vias 218. Backside through via passivation linings 222 electrically isolate backside through vias 218 from substrate 202.


A patterned mask is then applied to cover and protect backside through vias 218 and backside through via passivation linings 222 at frontside surface 206 of substrate 202. Embedded component through vias 220 and embedded component through via passivation linings 224 are then formed.


More particularly, a second set of through via apertures are formed, e.g., by laser drilling, into electronic components 204 from frontside surface 206. Embedded component through via passivation linings 224, e.g., silicon oxide (SiO2), are formed on the sidewalls of the second set of through via apertures in a manner similar to that discussed above regarding the formation of backside through via passivation linings 222.


Embedded component through vias 220 are formed within embedded component through via passivation linings 224 in a manner similar to discussed above regarding the formation of backside through vias 218. Embedded component through via passivation linings 224 electrically isolate embedded component through vias 220 from substrate 202. The patterned mask is then stripped.


Although formation of backside through vias 218 and backside through via passivation linings 222 prior to the formation of embedded component through vias 220 and embedded component through via passivation linings 224 is described above, in other embodiments, embedded component through vias 220 and embedded component through via passivation linings 224 are formed prior to, or simultaneously with, backside through vias 218 and backside through via passivation linings 222.


Backside through vias 218 are longer than embedded component through vias 220 in this embodiment. More particularly, backside through vias 218 have a length L1, e.g., 100 μm, and embedded component through vias 220 have a length L2, e.g., 15 μm, where length L1 is greater than length L2.


Backside through vias 218 and embedded component through vias 220 include active surface ends 226, 228, respectively. Active surface ends 226, 228 are circular in accordance with this embodiment. Active surface ends 226, 228 are coplanar with and parallel to frontside surface 206 of substrate 202.


In one embodiment, a frontside circuit pattern including one or more dielectric layers is formed on frontside surface 206. The frontside circuit pattern is electrically coupled to active surface ends 226, 228 and/Or bond pads 214.


From form backside through vias and embedded component through vias operation 102, flow moves to a backgrind backside surface operation 104. In backgrind backside surface operation 104, substrate 202 is thinned, sometimes called backgrinded, to almost expose backside through vias 218 at backside surface 208 of substrate 202. More particularly, backside through vias 218 and embedded component through vias 220 remain enclosed within substrate 202 at backside surface 208 in accordance with this embodiment.


As illustrated, except at frontside surface 206, backside through vias 218 and embedded component through vias 220 are totally enclosed within linings 222, 224. Further, a portion of substrate 202, e.g., silicon, remains between backside through vias 218 and backside surface 208 and also between embedded component through vias 220 and backside surface 208. However, in another embodiment, substrate 202 is thinned to expose backside through vias 218 at backside surface 208 of substrate 202.



FIG. 3 is a cross-sectional view of array 200 of FIG. 2 at a later stage during fabrication in accordance with one embodiment. Referring now to FIGS. 1, 2, and 3 together, from backgrind backside surface operation 104, flow moves to an etch backside surface to expose backside through via nubs operation 106. In etch backside surface to expose backside through via nubs operation 106, backside surface 208 of substrate 202 is etched, i.e., removed, to expose backside through via nubs 330 of backside through vias 218. Etch backside surface to expose backside through via nubs operation 106 is sometimes called a primary reveal operation.


In one embodiment, backside surface 208 is removed using a selective etch that etches substrate 202, e.g., silicon, but does not etch backside through vias 218, e.g., copper. Optionally, the portion of backside through via passivation lining 222 covering backside through via nubs 330 is also removed.


Generally, substrate 202 is thinned from backside surface 208. Stated another way, a portion of substrate 202 at backside surface 208 as illustrated in FIG. 2 is removed to form a recessed backside surface 332 as illustrated in FIG. 3. For example, a Si dry or wet etch is performed to thin substrate 202.


Accordingly, after performance of etch backside surface to expose backside through via nubs operation 106, substrate 202 includes a recessed backside surface 332. Inactive surfaces 212 generally define recessed backside surface 332. For simplicity, the term recessed backside surface 332 shall be used herein and it is to be understood that this term generally includes inactive surfaces 212.


However, backside through vias 218 are not thinned and thus backside through via nubs 330 are exposed as illustrated in FIG. 3. Backside through vias 218 are sometimes said to stand proud of or extend from recessed backside surface 332.


Backside through via nubs 330 are the upper portions of backside through vias 218 exposed and uncovered by substrate 202. Backside through via nubs 330 are cylindrical protrusions protruding upwards from recessed backside surface 332.


Backside through via nubs 330, e.g., first portions of backside through vias 218, include inactive surface ends 334, e.g., planar circular ends or curved ends. Inactive surface ends 334 are spaced above recessed backside surface 332. Generally, backside through vias 218 are electrically conductive columns extending between active surface ends 226 and inactive surface ends 334.



FIG. 4 is a cross-sectional view of array 200 of FIG. 3 at a later stage during fabrication in accordance with one embodiment. Referring now to FIGS. 1 and 4 together, from etch backside surface to expose backside through via nubs operation 106, flow moves, optionally, to an apply backside passivation layer operation 108. In apply backside passivation layer operation 108, a backside passivation layer 446 is applied to recessed backside surface 332.


Backside passivation layer 446 is a dielectric material. In one embodiment, backside passivation layer 446 is formed from an organic material such as polyimide (PI), polybutyloxide (PBO), benzocyclobutene (BCB), a polymer, or other carbon containing material. In one embodiment, backside passivation layer 446 is formed by spinning, or spraying an organic material onto recessed backside surface 332 or applying a laminated film. In other embodiments, backside passivation layer 446 is an inorganic material, e.g., silicon oxide or silicon nitride, formed using a plasma enhanced chemical vapor deposition (PECVD) deposition process.


Backside passivation layer 446 is patterned to expose inactive surface ends 334 of backside through vias 218. In accordance with this embodiment, backside passivation layer 446 is further patterned to expose an embedded component cavity region 448 of recessed backside surface 332.


Embedded component cavity region 448 is the region of recessed backside surface 332 where a backside cavity will be formed as discussed below. Generally, embedded component cavity region 448 is above embedded component through vias 220 such that etching embedded component cavity region 448 will expose embedded component through vias 220 as discussed below. Illustratively, embedded component cavity region 448 is a 1 mm square area.


However, in another embodiment, backside passivation layer 446 covers embedded component cavity region 448.


From apply backside passivation layer operation 108, flow moves, optionally, to an apply interconnection metal to backside through via nubs operation 110. In apply interconnection metal to backside through via nubs operation 110, an interconnection metal 450 is applied to inactive surface ends 334 of backside through vias 218. Interconnection metal 450 is an electrically conductive material, e.g., a gold and/or nickel layer, that enhances bonding with backside through vias 218.


From apply interconnection metal to backside through via nubs operation 110, flow moves, optionally, to an apply mask operation 112. In apply mask operation 112, a patterned mask 452 is applied generally to recessed backside surface 332.


More particularly, patterned mask 452 is applied to and protects backside passivation layer 446 and inactive surface ends 334 including interconnection metal 450 formed thereon. Patterned mask 452 exposes embedded component cavity region 448.



FIG. 5 is a cross-sectional view of array 200 of FIG. 4 at a later stage during fabrication in accordance with one embodiment. Referring now to FIGS. 1, 4, and 5 together, from apply mask operation 112, flow moves to a selectively etch backside surface to expose embedded component through via nubs operation 114. In selectively etch backside surface to expose embedded component through via nubs operation 114, recessed backside surface 332 is selectively etched, i.e., selectively removed, to expose embedded component through via nubs 554. Selectively etch backside surface to expose embedded component through via nubs operation 114 is sometimes called a secondary reveal operation.


More particularly, embedded component cavity region 448 is etched using patterned mask 452 to prevent etching of the remaining area of recessed backside surface 332. In one embodiment, embedded component cavity region 448 is removed using a selective etch that etches substrate 202, e.g., silicon, but does not etch embedded component through vias 220, e.g., copper.


For example, once embedded component through vias 220 are revealed, an additional 5 μm of substrate 202 is removed to expose embedded component through via nubs 554. Optionally, the portion of embedded component through via passivation linings 224 covering embedded component through via nubs 554 is also removed.


By etching embedded component cavity region 448, a backside cavity 556 is formed in recessed backside surface 332. Backside cavity 556 is defined by a backside cavity base 558 and backside cavity sidewalls 560.


Backside cavity base 558 is parallel to frontside surface 206 and recessed backside surface 332 and located therebetween. Backside cavity sidewalls 560 extend perpendicularly between backside cavity base 558 and recessed backside surface 332. Although various features herein may be described as parallel, perpendicular, and having other orientations, in light of this disclosure, those of skill in the art will understand that the features may not be exactly parallel or perpendicular, but only substantially parallel and perpendicular to within accepted manufacturing tolerances.


Embedded component through vias 220 are not thinned and thus embedded component through via nubs 554 are exposed from backside cavity base 558 as illustrated in FIG. 5. Embedded component through vias 220 are sometimes said to stand proud of or extend from backside cavity base 558.


Embedded component through via nubs 554 are the upper portions of embedded component through vias 220 exposed and uncovered by substrate 202. Embedded component through via nubs 554 are cylindrical protrusions protruding upwards from backside cavity base 558 and into backside cavity 556.


Embedded component through via nubs 554, e.g., first portions of embedded component through vias 220, include inactive surface ends 562, e.g., planar circular ends or curved ends. Inactive surface ends 562 are spaced above backside cavity base 558. Generally, embedded component through vias 220 are electrically conductive columns extending between active surface ends 228 and inactive surface ends 562.


From selectively etch backside surface to expose embedded component through via nubs operation 114, flow moves, optionally, to an apply backside cavity passivation layer operation 116. In apply backside cavity passivation layer operation 116, a backside cavity passivation layer 564 is applied to backside cavity base 558. Optionally, backside cavity passivation layer 564 is also applied to backside cavity sidewalls 560.


Backside cavity passivation layer 564 is a dielectric material similar to backside passivation layer 446 as described above, and is applied in a similar manner. Backside cavity passivation layer 564 is patterned to expose inactive surface ends 562 of embedded component through vias 220.


From apply backside cavity passivation layer operation 116, flow moves, optionally, to an apply interconnection metal to embedded component through via nubs operation 118. In apply interconnection metal to embedded component through via nubs operation 120, an interconnection metal 566 is applied to inactive surface ends 562 of embedded component through vias 220. Interconnection metal 566 is an electrically conductive material, e.g., a gold and/or nickel layer, that enhances bonding with embedded component through vias 220.


From apply interconnection metal to embedded component through via nubs operation 120, flow moves, optionally, to a strip mask operation 120. In strip mask operation 120, patterned mask 452 is stripped, i.e., removed, resulting in array 200 as illustrated in FIG. 5.



FIG. 6 is a cross-sectional view of array 200 of FIG. 5 at a later stage during fabrication in accordance with one embodiment. Referring now to FIGS. 1 and 6 together, from strip mask operation 120, flow moved to a mount embedded component to embedded component through via nubs operation 122. In mount embedded component to embedded component through via nubs operation 122, an embedded component 668 is mounted, e.g., physically and electrically connected, to embedded component through via nubs 554. Embedded component 668 is an electronic component, e.g., is an off the shelf passive component such as a capacitor, resistor, or inductor. In another embodiment, embedded component 668 is an integrated circuit chip, e.g., an active component including active circuitry.


In accordance with this embodiment, embedded component 668 includes an active surface 670, an opposite inactive surface 672, and sides 673 extending therebetween. Active surface 670 further includes bond pads 674 thereon. Bond pads 674 are sometimes called terminals.


Bond pads 674 are physically and electrically connected to inactive surface ends 562, e.g., interconnection metal 566 thereon, by bumps 676, e.g., flip chip solder bumps or SMT joints.


As illustrated in FIG. 6, embedded component 668 is mounted within backside cavity 556. Accordingly, embedded component 556 is embedded within substrate 202. In one embodiment, inactive surface 672 is recessed below recessed backside surface 332 such that embedded component 668 is located entirely within backside cavity 556.


By embedding embedded component 668 within substrate 202, the overall thickness of array 200 is minimized. Further, by electrically connecting embedded component 668 to embedded component through vias 220, which are relatively short, the impedance between active surface ends 228 and bond pads 674 is minimized thus providing superior power management. Further, routing space on frontside surface 206 and/or recessed backside surface 332 is preserved.


From mount embedded component to embedded component through via nubs operation 122, flow moves, optionally, to an encapsulate operation 124. In encapsulate operation 124, embedded component 668 is encapsulated in a dielectric package body 678. Package body 678 fills the space between active surface 670 and backside cavity base 558 and enclosed bumps 676. In one embodiment, package body 678 is an underfill such that some or all of sides 673 of embedded component 668 are exposed.


In another embodiment such as the one illustrated, package body 678, e.g., a glob top encapsulant, completely encloses embedded component 668 including sides 673 and inactive surface 672 and fills backside cavity 556.


In another embodiment, as indicated by the dashed line 680, embedded component 668 protrudes out of backside cavity 556 to a height above recessed backside surface 332.


Array 200 is singulated along singulation streets 216 resulting in a plurality of embedded component packages or embedded component interposers depending upon the embodiment.


In other embodiments, one or more of operations 108, 110, 112, 116, 118, 120, 124 are not performed and so operations 108, 110, 112, 116, 118, 120, 124 are optional.


Although specific embodiments were described herein, the scope of the invention is not limited to those specific embodiments. Numerous variations, whether explicitly given in the specification or not, such as differences in structure, dimension, and use of material, are possible. The scope of the invention is at least as broad as given by the following claims.

Claims
  • 1. An electronic device structure comprising: a substrate comprising: an integrated circuit (IC) chip;an active frontside surface;an inactive backside surface, wherein the IC chip comprises a bond pad on the frontside surface;a backside cavity in the backside surface, the backside cavity comprising a backside cavity base and backside cavity sidewalls; andan embedded component through via extending through the substrate from the frontside surface to the backside cavity;a backside through via extending through the substrate from the frontside surface to the backside surface;a backside through via nub, where the backside through via nub comprises an end portion of a first continuous metal column filling the backside through via;a first passivation lining isolating the first continuous metal column from the IC chip, wherein the first passivation lining does not extend from the IC chip;an embedded component through via nub protruding from the backside cavity base, where the embedded component through via nub comprises an end portion of a second continuous metal column filling the embedded component through via; anda second passivation lining isolating the second continuous metal column from the IC chip, wherein the second passivation lining does not extend from the backside cavity base;an encapsulant that fills at least a portion of the backside cavity, wherein the encapsulant does not extend laterally beyond the cavity sidewalls;a backside passivation layer that covers the backside surface of the substrate but not at least a portion of the backside cavity sidewalls, wherein the backside through via nub protrudes from the backside passivation layer.
  • 2. The structure of claim 1, wherein the encapsulant fills the entire backside cavity and extends from the backside cavity.
  • 3. The structure of claim 1, wherein the backside passivation layer is separated from the encapsulant.
  • 4. The structure of claim 3, wherein the encapsulant directly contacts the backside cavity sidewalls around an entire periphery of the backside cavity.
  • 5. The structure of claim 1, comprising an interconnection metal on a backside surface of the embedded component through via nub, wherein a lateral side of the embedded component through via nub that extends completely around the embedded component through via nub is not covered by the interconnection metal.
  • 6. The structure of claim 1, comprising: an embedded electronic component in the backside cavity, the embedded electronic component comprising: a first component surface facing the backside cavity base, a second component surface opposite the first component surface, and a plurality of side component surfaces connecting the first component surface and the second component surface,wherein the encapsulant completely fills the backside cavity, and at least a portion of one of the plurality of side component surfaces is exposed from the encapsulant.
  • 7. The structure of claim 1, wherein the encapsulant overfills the backside cavity and comprises a convex curved backside surface.
Parent Case Info

The present application is a CONTINUATION of U.S. patent application Ser. No. 13/434,181, filed Mar. 29, 2012, entitled “EMBEDDED PASSIVE DEVICE STRUCTURE AND METHOD,” the entire contents of which are hereby incorporated herein by reference, in their entirety.

US Referenced Citations (433)
Number Name Date Kind
2596993 Gookin May 1952 A
3435815 Forcier Apr 1969 A
3734660 Davies et al. May 1973 A
3838984 Crane et al. Oct 1974 A
4054238 Lloyd et al. Oct 1977 A
4189342 Kock Feb 1980 A
4258381 Inaba Mar 1981 A
4289922 Devlin Sep 1981 A
4301464 Otsuki et al. Nov 1981 A
4332537 Slepcevic Jun 1982 A
4394712 Anthony Jul 1983 A
4417266 Grabbe Nov 1983 A
4451224 Harding May 1984 A
4499655 Anthony Feb 1985 A
4530152 Roche et al. Jul 1985 A
4541003 Otsuka et al. Sep 1985 A
4646710 Schmid et al. Mar 1987 A
4707724 Suzuki et al. Nov 1987 A
4727633 Herrick Mar 1988 A
4729061 Brown Mar 1988 A
4737839 Burt Apr 1988 A
4756080 Thorp, Jr. et al. Jul 1988 A
4812896 Rothgery et al. Mar 1989 A
4862245 Pashby et al. Aug 1989 A
4862246 Masuda et al. Aug 1989 A
4907067 Derryberry Mar 1990 A
4920074 Shimizu et al. Apr 1990 A
4935803 Kalfus et al. Jun 1990 A
4942454 Mori et al. Jul 1990 A
4987475 Schlesinger et al. Jan 1991 A
5018003 Yasunaga et al. May 1991 A
5029386 Chao et al. Jul 1991 A
5041902 McShane Aug 1991 A
5057900 Yamazaki Oct 1991 A
5059379 Tsutsumi et al. Oct 1991 A
5065223 Matsuki et al. Nov 1991 A
5070039 Johnson et al. Dec 1991 A
5087961 Long et al. Feb 1992 A
5091341 Asada et al. Feb 1992 A
5096852 Hobson Mar 1992 A
5118298 Murphy Jun 1992 A
5122860 Kikuchi et al. Jun 1992 A
5134773 LeMaire et al. Aug 1992 A
5151039 Murphy Sep 1992 A
5157475 Yamaguchi Oct 1992 A
5157480 McShane et al. Oct 1992 A
5168368 Gow et al. Dec 1992 A
5172213 Zimmerman Dec 1992 A
5172214 Casto Dec 1992 A
5175060 Enomoto et al. Dec 1992 A
5200362 Lin et al. Apr 1993 A
5200809 Kwon Apr 1993 A
5214845 King et al. Jun 1993 A
5216278 Lin et al. Jun 1993 A
5218231 Kudo Jun 1993 A
5221642 Burns Jun 1993 A
5229647 Gnadinger Jul 1993 A
5245751 Locke et al. Sep 1993 A
5250841 Sloan et al. Oct 1993 A
5252853 Michii Oct 1993 A
5258094 Furui et al. Nov 1993 A
5266834 Nishi et al. Nov 1993 A
5268310 Goodrich et al. Dec 1993 A
5273938 Lin et al. Dec 1993 A
5277972 Sakumoto et al. Jan 1994 A
5278446 Nagaraj et al. Jan 1994 A
5279029 Burns Jan 1994 A
5281849 Singh Deo et al. Jan 1994 A
5294897 Notani et al. Mar 1994 A
5327008 Djennas et al. Jul 1994 A
5332864 Liang et al. Jul 1994 A
5335771 Murphy Aug 1994 A
5336931 Juskey et al. Aug 1994 A
5343076 Katayama et al. Aug 1994 A
5353498 Fillion et al. Oct 1994 A
5358905 Chiu Oct 1994 A
5365106 Watanabe Nov 1994 A
5381042 Lerner et al. Jan 1995 A
5391439 Tomita et al. Feb 1995 A
5394303 Yamaji Feb 1995 A
5406124 Morita et al. Apr 1995 A
5410180 Fuji et al. Apr 1995 A
5414299 Wang et al. May 1995 A
5417905 Lemaire et al. May 1995 A
5424576 Djennas et al. Jun 1995 A
5428248 Cha Jun 1995 A
5432677 Mowatt et al. Jul 1995 A
5435057 Bindra et al. Jul 1995 A
5444301 Song et al. Aug 1995 A
5452511 Chang Sep 1995 A
5454905 Fogelson Oct 1995 A
5474958 Djennas et al. Dec 1995 A
5484274 Neu Jan 1996 A
5493151 Asada et al. Feb 1996 A
5508556 Lin Apr 1996 A
5517056 Bigler et al. May 1996 A
5521429 Aono et al. May 1996 A
5528076 Pavio Jun 1996 A
5534467 Rostoker Jul 1996 A
5539251 Iverson et al. Jul 1996 A
5543657 Diffenderfer et al. Aug 1996 A
5544412 Romero et al. Aug 1996 A
5545923 Barber Aug 1996 A
5576517 Wojnarowski et al. Nov 1996 A
5578525 Mizukoshi Nov 1996 A
5581122 Chao et al. Dec 1996 A
5592019 Ueda et al. Jan 1997 A
5592025 Clark et al. Jan 1997 A
5594274 Suetaki Jan 1997 A
5595934 Kim Jan 1997 A
5604376 Hamburgen et al. Feb 1997 A
5608264 Gaul Mar 1997 A
5608265 Kitano et al. Mar 1997 A
5608267 Mahulikar et al. Mar 1997 A
5618752 Gaul Apr 1997 A
5619068 Benzoni Apr 1997 A
5625222 Y oneda et al. Apr 1997 A
5633528 Abbott et al. May 1997 A
5639990 Nishihara et al. Jun 1997 A
5640047 Nakashima Jun 1997 A
5641997 Ohta et al. Jun 1997 A
5643433 Fukase et al. Jul 1997 A
5644169 Chun Jul 1997 A
5646831 Manteghi Jul 1997 A
5650663 Parthasarathi Jul 1997 A
5661088 Tessier et al. Aug 1997 A
5665996 Williams et al. Sep 1997 A
5673479 Hawthorne Oct 1997 A
5683806 Sakumoto et al. Nov 1997 A
5689135 Ball Nov 1997 A
5696666 Miles et al. Dec 1997 A
5701034 Marrs Dec 1997 A
5703407 Hori Dec 1997 A
5710064 Song et al. Jan 1998 A
5723899 Shin Mar 1998 A
5724233 Honda et al. Mar 1998 A
5726493 Yamashita et al. Mar 1998 A
5736432 Mackessy Apr 1998 A
5736448 Saia et al. Apr 1998 A
5745984 Cole, Jr. et al. May 1998 A
5753532 Sim May 1998 A
5753977 Kusaka et al. May 1998 A
5766972 Takahashi et al. Jun 1998 A
5769989 Hoffmeyer et al. Jun 1998 A
5770888 Song et al. Jun 1998 A
5776798 Quan et al. Jul 1998 A
5783861 Son Jul 1998 A
5786238 Pai et al. Jul 1998 A
5801440 Chu et al. Sep 1998 A
5814877 Diffenderfer et al. Sep 1998 A
5814881 Alagaratnam et al. Sep 1998 A
5814883 Sawai et al. Sep 1998 A
5814884 Davis et al. Sep 1998 A
5817540 Wark Oct 1998 A
5818105 Kouda Oct 1998 A
5821457 Mosley et al. Oct 1998 A
5821615 Lee Oct 1998 A
5834830 Cho Nov 1998 A
5835988 Ishii Nov 1998 A
5841193 Eichelberger Nov 1998 A
5844306 Fujita et al. Dec 1998 A
5856911 Riley Jan 1999 A
5859471 Kuraishi et al. Jan 1999 A
5859475 Freyman et al. Jan 1999 A
5866939 Shin et al. Feb 1999 A
5871782 Choi Feb 1999 A
5874770 Saia et al. Feb 1999 A
5874784 Aoki et al. Feb 1999 A
5877043 Alcoe et al. Mar 1999 A
5886397 Ewer Mar 1999 A
5886398 Low et al. Mar 1999 A
5894108 Mostafazadeh et al. Apr 1999 A
5897339 Song et al. Apr 1999 A
5900676 Kweon et al. May 1999 A
5903049 Mori May 1999 A
5903050 Thurairajaratnam et al. May 1999 A
5909053 Fukase et al. Jun 1999 A
5915998 Stidham et al. Jun 1999 A
5917242 Ball Jun 1999 A
5937324 Abercrombie et al. Aug 1999 A
5939779 Kim Aug 1999 A
5942794 Okumura et al. Aug 1999 A
5951305 Haba Sep 1999 A
5959356 Oh Sep 1999 A
5969426 Baba et al. Oct 1999 A
5973388 Chew et al. Oct 1999 A
5976912 Fukutomi et al. Nov 1999 A
5977613 Takata et al. Nov 1999 A
5977615 Yamaguchi et al. Nov 1999 A
5977630 Woodworth et al. Nov 1999 A
5981314 Glenn et al. Nov 1999 A
5982632 Mosley et al. Nov 1999 A
5986333 Nakamura Nov 1999 A
5986885 Wyland Nov 1999 A
6001671 Fjelstad Dec 1999 A
6013947 Lim Jan 2000 A
6018189 Mizuno Jan 2000 A
6020625 Qin et al. Feb 2000 A
6025640 Yagi et al. Feb 2000 A
6031279 Lenz Feb 2000 A
RE36613 Ball Mar 2000 E
6034423 Mostafazadeh et al. Mar 2000 A
6040626 Cheah et al. Mar 2000 A
6043430 Chun Mar 2000 A
6060768 Hayashida et al. May 2000 A
6060769 Wark May 2000 A
6072228 Hinkle et al. Jun 2000 A
6075284 Choi et al. Jun 2000 A
6081029 Yamaguchi Jun 2000 A
6084310 Mizuno et al. Jul 2000 A
6087715 Sawada et al. Jul 2000 A
6087722 Lee et al. Jul 2000 A
6100594 Fukui et al. Aug 2000 A
6113474 Shih et al. Sep 2000 A
6114752 Huang et al. Sep 2000 A
6118174 Kim Sep 2000 A
6118184 Ishio et al. Sep 2000 A
RE36907 Templeton, Jr. et al. Oct 2000 E
6130115 Okumura et al. Oct 2000 A
6130473 Mostafazadeh et al. Oct 2000 A
6133623 Otsuki et al. Oct 2000 A
6140154 Hinkle et al. Oct 2000 A
6143981 Glenn Nov 2000 A
6168969 Farnworth Jan 2001 B1
6169329 Farnworth et al. Jan 2001 B1
6177718 Kozono Jan 2001 B1
6181002 Juso et al. Jan 2001 B1
6184465 Corisis Feb 2001 B1
6184573 Pu Feb 2001 B1
6194250 Melton et al. Feb 2001 B1
6194777 Abbott et al. Feb 2001 B1
6197615 Song et al. Mar 2001 B1
6198171 Huang et al. Mar 2001 B1
6201186 Daniels et al. Mar 2001 B1
6201292 Yagi et al. Mar 2001 B1
6204554 Ewer et al. Mar 2001 B1
6208020 Minamio et al. Mar 2001 B1
6208021 Ohuchi et al. Mar 2001 B1
6208023 Nakayama et al. Mar 2001 B1
6211462 Carter, Jr. et al. Apr 2001 B1
6214525 Boyko Apr 2001 B1
6218731 Huang et al. Apr 2001 B1
6222258 Asano et al. Apr 2001 B1
6222259 Park et al. Apr 2001 B1
6225146 Yamaguchi et al. May 2001 B1
6229200 Mclellan et al. May 2001 B1
6229205 Jeong et al. May 2001 B1
6239367 Hsuan et al. May 2001 B1
6239384 Smith et al. May 2001 B1
6242281 Mclellan et al. Jun 2001 B1
6256200 Lam et al. Jul 2001 B1
6258192 Natarajan Jul 2001 B1
6258629 Niones et al. Jul 2001 B1
6261918 So Jul 2001 B1
6281566 Magni Aug 2001 B1
6281568 Glenn et al. Aug 2001 B1
6282095 Houghton et al. Aug 2001 B1
6285075 Combs et al. Sep 2001 B1
6291271 Lee et al. Sep 2001 B1
6291273 Miyaki et al. Sep 2001 B1
6294100 Fan et al. Sep 2001 B1
6294830 Fjelstad Sep 2001 B1
6295977 Ripper et al. Oct 2001 B1
6297548 Moden et al. Oct 2001 B1
6303984 Corisis Oct 2001 B1
6303997 Lee Oct 2001 B1
6307272 Takahashi et al. Oct 2001 B1
6309909 Ohgiyama Oct 2001 B1
6316822 Venkateshwaran et al. Nov 2001 B1
6316838 Ozawa et al. Nov 2001 B1
6323550 Martin et al. Nov 2001 B1
6326243 Suzuya et al. Dec 2001 B1
6326244 Brooks et al. Dec 2001 B1
6326678 Karnezos et al. Dec 2001 B1
6335564 Pour Jan 2002 B1
6337510 Chun-Jen et al. Jan 2002 B1
6339255 Shinq Jan 2002 B1
6348726 Bayan et al. Feb 2002 B1
6355502 Kang et al. Mar 2002 B1
6365974 Abbott et al. Apr 2002 B1
6369447 Mori Apr 2002 B2
6369454 Chung Apr 2002 B1
6373127 Baudouin et al. Apr 2002 B1
6379982 Ahn et al. Apr 2002 B1
6380048 Boon et al. Apr 2002 B1
6384472 Huang May 2002 B1
6388336 Venkateshwaran et al. May 2002 B1
6395578 Shin et al. May 2002 B1
6396148 Eichelberger et al. May 2002 B1
6396153 Fillion et al. May 2002 B2
6400004 Fan et al. Jun 2002 B1
6406934 Glenn et al. Jun 2002 B1
6410979 Abe Jun 2002 B2
6414385 Huang et al. Jul 2002 B1
6420779 Sharma et al. Jul 2002 B1
6429508 Gang Aug 2002 B1
6429509 Hsuan Aug 2002 B1
6437429 Su et al. Aug 2002 B1
6444499 Swiss et al. Sep 2002 B1
6448633 Yee et al. Sep 2002 B1
6448661 Kim et al. Sep 2002 B1
6452279 Shimoda Sep 2002 B2
6459148 Chun-Jen et al. Oct 2002 B1
6464121 Reijnders Oct 2002 B2
6476469 Hung et al. Nov 2002 B2
6476474 Hung Nov 2002 B1
6482680 Khor et al. Nov 2002 B1
6498099 McLellan et al. Dec 2002 B1
6498392 Azuma Dec 2002 B2
6507096 Gang Jan 2003 B2
6507120 Lo et al. Jan 2003 B2
6521530 Peters et al. Feb 2003 B2
6524885 Pierce Feb 2003 B2
6534849 Gang Mar 2003 B1
6545332 Huang Apr 2003 B2
6545345 Glenn et al. Apr 2003 B1
6559525 Huang May 2003 B2
6566168 Gang May 2003 B2
6573461 Roeters et al. Jun 2003 B2
6577013 Glenn et al. Jun 2003 B1
6583503 Akram et al. Jun 2003 B2
6593645 Shih et al. Jul 2003 B2
6603196 Lee et al. Aug 2003 B2
6608371 Kurashima et al. Aug 2003 B2
6624005 DiCaprio et al. Sep 2003 B1
6667546 Huang et al. Dec 2003 B2
6671398 Reinhorn et al. Dec 2003 B2
6727576 Hedler et al. Apr 2004 B2
6730857 Konrad et al. May 2004 B2
6740964 Sasaki May 2004 B2
6780770 Larson Aug 2004 B2
6831371 Huemoeller et al. Dec 2004 B1
6838776 Leal et al. Jan 2005 B2
6845554 Frankowsky et al. Jan 2005 B2
6853572 Sabharwal Feb 2005 B1
6873054 Miyazawa et al. Mar 2005 B2
6905914 Huemoeller et al. Jun 2005 B1
6919514 Konrad et al. Jul 2005 B2
6921975 Leal et al. Jul 2005 B2
6930256 Huemoeller et al. Aug 2005 B1
7015075 Fay et al. Mar 2006 B2
7022609 Yamamoto et al. Apr 2006 B2
7041534 Chao et al. May 2006 B2
7129158 Nakai Oct 2006 B2
7151009 Kim et al. Dec 2006 B2
7190062 Sheridan et al. Mar 2007 B1
7192807 Huemoeller et al. Mar 2007 B1
7208838 Masuda Apr 2007 B2
7223634 Yamaguchi May 2007 B2
7242081 Lee Jul 2007 B1
7247523 Huemoeller et al. Jul 2007 B1
7272444 Peterson et al. Sep 2007 B2
7345361 Mallik et al. Mar 2008 B2
7361533 Huemoeller et al. Apr 2008 B1
7372151 Fan et al. May 2008 B1
7420272 Huemoeller et al. Sep 2008 B1
7518229 Cotte et al. Apr 2009 B2
7572681 Huemoeller et al. Aug 2009 B1
7632753 Rush et al. Dec 2009 B1
7692286 Huemoeller et al. Apr 2010 B1
7714431 Huemoeller et al. May 2010 B1
7723210 Berry et al. May 2010 B2
7777351 Berry et al. Aug 2010 B1
7842541 Rusli Nov 2010 B1
7843052 Yoo et al. Nov 2010 B1
7843072 Park et al. Nov 2010 B1
7902660 Lee et al. Mar 2011 B1
7932595 Huemoeller et al. Apr 2011 B1
7977163 Huemoeller et al. Jul 2011 B1
8039385 West Oct 2011 B1
8188584 Berry et al. May 2012 B1
8324511 Huemoeller et al. Dec 2012 B1
8390130 Hiner et al. Mar 2013 B1
8440554 Hiner et al. May 2013 B1
8487445 Do et al. Jul 2013 B1
9129943 Huemoeller et al. Sep 2015 B1
20010008305 McLellan et al. Jul 2001 A1
20010011654 Schmidt et al. Aug 2001 A1
20010012704 Eldridge Aug 2001 A1
20010014538 Kwan et al. Aug 2001 A1
20020017710 Kurashima et al. Feb 2002 A1
20020024122 Jung et al. Feb 2002 A1
20020027297 Ikenaga et al. Mar 2002 A1
20020030245 Hanaoka et al. Mar 2002 A1
20020061642 Haji et al. May 2002 A1
20020140061 Lee Oct 2002 A1
20020140068 Lee et al. Oct 2002 A1
20020163015 Lee et al. Nov 2002 A1
20030013232 Towle et al. Jan 2003 A1
20030030131 Lee et al. Feb 2003 A1
20030038344 Palmer et al. Feb 2003 A1
20030047798 Halahan Mar 2003 A1
20030064548 Isaak Apr 2003 A1
20030073265 Hu et al. Apr 2003 A1
20030134455 Cheng et al. Jul 2003 A1
20030207566 Forbes et al. Nov 2003 A1
20040004293 Murayama Jan 2004 A1
20040026781 Nakai Feb 2004 A1
20040046244 Nakamura et al. Mar 2004 A1
20040056277 Karnezos Mar 2004 A1
20040061212 Karnezos Apr 2004 A1
20040061213 Karnezos Apr 2004 A1
20040063242 Karnezos Apr 2004 A1
20040063246 Karnezos Apr 2004 A1
20040113260 Sunohara et al. Jun 2004 A1
20040184219 Otsuka et al. Sep 2004 A1
20040192033 Hara Sep 2004 A1
20040251554 Masuda Dec 2004 A1
20050029630 Matsuo Feb 2005 A1
20050046002 Lee et al. Mar 2005 A1
20050104181 Lee et al. May 2005 A1
20050242425 Leal et al. Nov 2005 A1
20050263869 Tanaka et al. Dec 2005 A1
20050282314 Lo et al. Dec 2005 A1
20070007639 Fukazawa Jan 2007 A1
20070007641 Lee et al. Jan 2007 A1
20070273049 Khan et al. Nov 2007 A1
20070290376 Zhao et al. Dec 2007 A1
20080116566 Murayama May 2008 A1
20080230887 Sun et al. Sep 2008 A1
20080277799 Benson et al. Nov 2008 A1
20090020865 Su Jan 2009 A1
20090039527 Chan et al. Feb 2009 A1
20090278245 Bonifield Nov 2009 A1
20090283914 Murayama Nov 2009 A1
20100008058 Saen et al. Jan 2010 A1
20100032809 Collins et al. Feb 2010 A1
20100144118 Yang Jun 2010 A1
20110068444 Chi et al. Mar 2011 A1
20110133333 Kwon Jun 2011 A1
20120018868 Oganesian et al. Jan 2012 A1
20120104623 Pagaila et al. May 2012 A1
20130056862 Kim Mar 2013 A1
Foreign Referenced Citations (68)
Number Date Country
19734794 Jul 1998 DE
0393997 Oct 1990 EP
0459493 Dec 1991 EP
0720225 Jul 1996 EP
0720234 Jul 1996 EP
0794572 Sep 1997 EP
0844665 May 1998 EP
0936671 Aug 1999 EP
0989608 Mar 2000 EP
1032037 Aug 2000 EP
55-163868 Dec 1980 JP
57-045959 Mar 1982 JP
59-208756 Nov 1984 JP
59-227143 Dec 1984 JP
60-010756 Jan 1985 JP
60-116239 Jun 1985 JP
60-195957 Oct 1985 JP
60-231349 Nov 1985 JP
61-039555 Feb 1986 JP
62-009639 Jan 1987 JP
63-033854 Feb 1988 JP
63-067762 Mar 1988 JP
63-188964 Aug 1988 JP
63-205935 Aug 1988 JP
63-233555 Sep 1988 JP
63-249345 Oct 1988 JP
63-289951 Nov 1988 JP
63-316470 Dec 1988 JP
64-054749 Mar 1989 JP
01-106456 Apr 1989 JP
01-175250 Jul 1989 JP
01-205544 Aug 1989 JP
01-251747 Oct 1989 JP
02-129948 May 1990 JP
03-069248 Jul 1991 JP
03-177060 Aug 1991 JP
04-098864 Mar 1992 JP
05-129473 May 1993 JP
05-166992 Jul 1993 JP
05-283460 Oct 1993 JP
06-092076 Apr 1994 JP
06-140563 May 1994 JP
06-260532 Sep 1994 JP
07-297344 Nov 1995 JP
07-312405 Nov 1995 JP
08-064634 Mar 1996 JP
08-083877 Mar 1996 JP
08-125066 May 1996 JP
08-222682 Aug 1996 JP
08-306853 Nov 1996 JP
09-008205 Jan 1997 JP
09-008206 Jan 1997 JP
09-008207 Jan 1997 JP
09-092775 Apr 1997 JP
09-293822 Nov 1997 JP
10-022447 Jan 1998 JP
10-163401 Jun 1998 JP
10-199934 Jul 1998 JP
10-256240 Sep 1998 JP
2000-150765 May 2000 JP
2000-556398 Oct 2000 JP
2001-060648 Mar 2001 JP
2002-043497 Feb 2002 JP
1994-0001979 Jan 1994 KR
10-0220154 Jun 1999 KR
2002-0049944 Jun 2002 KR
9956316 Nov 1999 WO
9967821 Dec 1999 WO
Non-Patent Literature Citations (4)
Entry
Kim et al., “Application of Through Mold Via (TMV) as PoP base package”, 58th ECTC Proceedings, May 2008, Lake Buena Vista, FL, 6 pages, IEEE.
Scanlan, “Package-on-package (PoP) with Through-mold Vias”, Advanced Packaging, Jan. 2008,3 pages, vol. 17, Issue 1, PennWell Corporation.
Huemoeller et al., “Integrated Circuit Film Substrate Having Embedded Conductive Patterns and Vias”, U.S. Appl. No. 10/261,868, filed Oct. 1, 2002.
Berry et ai., “Direct-write Wafer Level Chip Scale Package”, U.S. Appl. No. 11/289,826, filed Nov. 29, 2005.
Continuations (1)
Number Date Country
Parent 13434181 Mar 2012 US
Child 14846543 US