Embodiments of the invention relate to semiconductor manufacturing. More particularly, embodiments of the invention relate to the formation of a silicon-nitride layer between a polysilicon gate structure and a dielectric within a complementary metal-oxide-semiconductor (CMOS) device.
Typical CMOS devices have gate structures consisting of a dielectric layer deposited upon the device substrate and a polysilicon or metal gate structure deposited upon the dielectric layer.
Some of these adverse effects or defects may arise from adhesion problems between the dielectric layer and transistor gate material, such as doped polysilicon. Adhesion problems may arise due to high-temperature exposure of the gate structure during processing or cycling the gate voltage over time. As a result, the performance as well as the reliability of the transistor can be reduced.
Embodiments of the invention are illustrated by way of example and not limitation in the figures of the accompanying drawings, in which like references indicate similar elements and in which:
Embodiments of the invention described herein relate to complementary metal-oxide-semiconductor (CMOS) processing. More particularly, embodiments of the invention relate to the creation of a gate structure in a transistor that is substantially resistant to defects, such as short circuits forming between the transistor gate material and the dielectric, pinning of the transistor gate material work function, and excessive defect densities between the transistor gate material and the dielectric.
The buffer is a layer that may be formed upon the dielectric through various processing techniques, including physical vapor deposition (PVD). In one embodiment of the invention, the buffer contains silicon doped with nitrogen to form a silicon nitride layer between the polysilicon gate and the dielectric layer.
Advantageously, the silicon-nitride buffer reduces defect densities between the transistor polysilicon gate material and the dielectric layer. Furthermore, the buffer helps prevent electrical shorts from forming between the dielectric and the polysilicon gate while reducing pinning of the gate work function.
In the embodiment illustrated in
While the invention has been described with reference to illustrative embodiments, this description is not intended to be construed in a limiting sense. Various modifications of the illustrative embodiments, as well as other embodiments, which are apparent to persons skilled in the art to which the invention pertains are deemed to lie within the spirit and scope of the invention.
The present application is a divisional application of and claims the priority date of U.S. patent application Ser. No. 10/652,350 entitled “ENHANCED GATE STRUCTURE,” filed Aug. 29, 2003 and assigned to the assignee of the present invention.
Number | Date | Country | |
---|---|---|---|
Parent | 10652350 | Aug 2003 | US |
Child | 11154747 | Jun 2005 | US |