Claims
- 1. An EPROM element (66) comprising a MOS transistor formed on a substrate (16) and comprising source (18) and drain (20) regions contacted by source (46s) and drain (46d) contacts, respectively, and a gate region (22) therebetween comprising a floating gate (40g) and a control gate (58), said control gate formed above said floating gate, said floating and control gates capacitively coupled together and separated from each other by a first dielectric (56) and from said source and drain contacts by a second dielectric (64), characterized by (a) alignment of said source and drain contacts to said floating gate, (b) said source and drain contacts and said control gate comprising conducting plugs, disposed in openings formed in insulating material (28) formed on said substrate, said openings defined by substantially perpendicular walls, said plugs terminating in upper connecting surfaces to form a coplanar surface in an area above said substrate and substantially parallel to said substrate for contacting by planar interconnects, and (c) said source and drain plugs and said floating gate having a substantially identical width parallel to said substrate.
- 2. The EPROM element of claim 1 wherein said MOS transistor comprises an N-channel device.
- 3. The EPROM element of claim 1 wherein said first dielectric separating said floating and control gates comprises a material selected from group consisting of (a) an oxide, ranging in thickness from about 100 to 200 .ANG.; (b) an oxynitride about 100 .ANG. thick; and (c) a first layer comprising an oxide about 80 .ANG. thick and a second layer comprising a nitride about 100 .ANG. thick.
- 4. The EPROM element of claim 3 wherein in group (c), said second layer of silicon nitride is slightly oxidized to provide an oxide/nitride/oxide structure.
- 5. The EPROM element of claim 1 wherein said source and drain contacts consist essentially of polysilicon.
- 6. The EPROM element of claim 1 wherein said source and drain contacts consist essentially of tungsten.
- 7. The EPROM element of claim 1 wherein a portion of said insulating material is of sufficient thickness to capacitively decouple said control gate from said substrate and wherein said second dielectric is of sufficient thickness to decouple said control gate from said source and drain contacts.
- 8. The EPROM element of claim 1 wherein said floating gate has a top surface and side surfaces and said control gate is capacitively coupled to said floating gate both at said top surface of said floating gate and around at least a portion of said surfaces of said floating gate.
- 9. The EPROM element of claim 8 wherein said first dielectric is substantially uniform in thickness.
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation-in-part application of Ser. No. 07/162,822, filed Mar. 2, 1988 and now abandoned.
US Referenced Citations (4)
Continuation in Parts (1)
|
Number |
Date |
Country |
| Parent |
162822 |
Mar 1988 |
|