This application relates to the operation of re-programmable non-volatile memory systems such as semiconductor flash memory that record data using charge stored in charge storage elements of memory cells.
Solid-state memory capable of nonvolatile storage of charge, particularly in the form of EEPROM and flash EEPROM packaged as a small form factor card, has recently become the storage of choice in a variety of mobile and handheld devices, notably information appliances and consumer electronics products. Unlike RAM (random access memory) that is also solid-state memory, flash memory is non-volatile, and retains its stored data even after power is turned off. Also, unlike ROM (read only memory), flash memory is rewritable similar to a disk storage device. In spite of the higher cost, flash memory is increasingly being used in mass storage applications.
Flash EEPROM is similar to EEPROM (electrically erasable and programmable read-only memory) in that it is a non-volatile memory that can be erased and have new data written or “programmed” into their memory cells. Both utilize a floating (unconnected) conductive gate, in a field effect transistor structure, positioned over a channel region in a semiconductor substrate, between source and drain regions. A control gate is then provided over the floating gate. The threshold voltage characteristic of the transistor is controlled by the amount of charge that is retained on the floating gate. That is, for a given level of charge on the floating gate, there is a corresponding voltage (threshold) that must be applied to the control gate before the transistor is turned “on” to permit conduction between its source and drain regions. Flash memory such as Flash EEPROM allows entire blocks of memory cells to be erased at the same time.
The floating gate can hold a range of charges and therefore can be programmed to any threshold voltage level within a threshold voltage window. The size of the threshold voltage window is delimited by the minimum and maximum threshold levels of the device, which in turn correspond to the range of the charges that can be programmed onto the floating gate. The threshold window generally depends on the memory device's characteristics, operating conditions and history. Each distinct, resolvable threshold voltage level range within the window may, in principle, be used to designate a definite memory state of the cell.
In order to improve read and program performance, multiple charge storage elements or memory transistors in an array are read or programmed in parallel. Thus, a “page” of memory elements are read or programmed together. In existing memory architectures, a row typically contains several interleaved pages or it may constitute one page. All memory elements of a page are read or programmed together.
Nonvolatile memory devices are also manufactured from memory cells with a dielectric layer for storing charge. Instead of the conductive floating gate elements described earlier, a dielectric layer is used. An ONO dielectric layer extends across the channel between source and drain diffusions. The charge for one data bit is localized in the dielectric layer adjacent to the drain, and the charge for the other data bit is localized in the dielectric layer adjacent to the source. For example, a nonvolatile memory cell may have a trapping dielectric sandwiched between two silicon dioxide layers. Multi-state data storage is implemented by separately reading the binary states of the spatially separated charge storage regions within the dielectric.
A method of determining defects in a non-volatile flash memory circuit includes programming memory cells of a first plurality of blocks of an array of the non-volatile flash memory circuit and subsequently performing an erase operation on the first plurality of blocks, where the erase operation includes an alternating series of erase pulses and erase verify operations. For each the first plurality of blocks, a count is maintained of the number erase pulses required for the corresponding block to verify as erased in the erase operation. An average erase count is determined from the counts of a second plurality of blocks from the first plurality of blocks. A defect determination operation is performed on a first block of the first plurality of blocks, including: comparing the count for first block to the average erase count; and in response to the count for the first block exceeding the average erase count by a first number of counts, marking the first block as defective.
A further method of determining defects in a non-volatile flash memory circuit includes performing a stress operation on a group of one or more blocks of an array of the non-volatile flash memory circuit and, subsequent to the stress operation, performing a defect determination operation. The stress operation includes: with the group of blocks unselected, applying an erase stress voltage to the group of blocks; and subsequently programming the group of blocks. The defect determination operation includes: performing an erase operation on a first block of the group; subsequently reading a second, distinct block of the group; determining whether the quality of the data as read from the second block is degraded; and in response to determining that the data as read from the second block is degraded, marking the second block as defective.
Various aspects, advantages, features and embodiments are included in the following description of exemplary examples thereof, which description should be taken in conjunction with the accompanying drawings. All patents, patent applications, articles, other publications, documents and things referenced herein are hereby incorporated herein by this reference in their entirety for all purposes. To the extent of any inconsistency or conflict in the definition or use of terms between any of the incorporated publications, documents or things and the present application, those of the present application shall prevail.
Memory System
With respect to the memory section 102, semiconductor memory devices include volatile memory devices, such as dynamic random access memory (“DRAM”) or static random access memory (“SRAM”) devices, non-volatile memory devices, such as resistive random access memory (“ReRAM”), electrically erasable programmable read only memory (“EEPROM”), flash memory (which can also be considered a subset of EEPROM), ferroelectric random access memory (“FRAM”), and magnetoresistive random access memory (“MRAM”), and other semiconductor elements capable of storing information. Each type of memory device may have different configurations. For example, flash memory devices may be configured in a NAND or a NOR configuration.
The memory devices can be formed from passive and/or active elements, in any combinations. By way of non-limiting example, passive semiconductor memory elements include ReRAM device elements, which in some embodiments include a resistivity switching storage element, such as an anti-fuse, phase change material, etc., and optionally a steering element, such as a diode, etc. Further by way of non-limiting example, active semiconductor memory elements include EEPROM and flash memory device elements, which in some embodiments include elements containing a charge storage region, such as a floating gate, conductive nanoparticles, or a charge storage dielectric material.
Multiple memory elements may be configured so that they are connected in series or so that each element is individually accessible. By way of non-limiting example, flash memory devices in a NAND configuration (NAND memory) typically contain memory elements connected in series. A NAND memory array may be configured so that the array is composed of multiple strings of memory in which a string is composed of multiple memory elements sharing a single bit line and accessed as a group. Alternatively, memory elements may be configured so that each element is individually accessible, e.g., a NOR memory array. NAND and NOR memory configurations are exemplary, and memory elements may be otherwise configured.
The semiconductor memory elements located within and/or over a substrate may be arranged in two or three dimensions, such as a two dimensional memory structure or a three dimensional memory structure.
In a two dimensional memory structure, the semiconductor memory elements are arranged in a single plane or a single memory device level. Typically, in a two dimensional memory structure, memory elements are arranged in a plane (e.g., in an x-z direction plane) which extends substantially parallel to a major surface of a substrate that supports the memory elements. The substrate may be a wafer over or in which the layer of the memory elements are formed or it may be a carrier substrate which is attached to the memory elements after they are formed. As a non-limiting example, the substrate may include a semiconductor such as silicon.
The memory elements may be arranged in the single memory device level in an ordered array, such as in a plurality of rows and/or columns. However, the memory elements may be arrayed in non-regular or non-orthogonal configurations. The memory elements may each have two or more electrodes or contact lines, such as bit lines and word lines.
A three dimensional memory array is arranged so that memory elements occupy multiple planes or multiple memory device levels, thereby forming a structure in three dimensions (i.e., in the x, y and z directions, where the y direction is substantially perpendicular and the x and z directions are substantially parallel to the major surface of the substrate).
As a non-limiting example, a three dimensional memory structure may be vertically arranged as a stack of multiple two dimensional memory device levels. As another non-limiting example, a three dimensional memory array may be arranged as multiple vertical columns (e.g., columns extending substantially perpendicular to the major surface of the substrate, i.e., in the y direction) with each column having multiple memory elements in each column. The columns may be arranged in a two dimensional configuration, e.g., in an x-z plane, resulting in a three dimensional arrangement of memory elements with elements on multiple vertically stacked memory planes. Other configurations of memory elements in three dimensions can also constitute a three dimensional memory array.
By way of non-limiting example, in a three dimensional NAND memory array, the memory elements may be coupled together to form a NAND string within a single horizontal (e.g., x-z) memory device levels. Alternatively, the memory elements may be coupled together to form a vertical NAND string that traverses across multiple horizontal memory device levels. Other three dimensional configurations can be envisioned wherein some NAND strings contain memory elements in a single memory level while other strings contain memory elements which span through multiple memory levels. Three dimensional memory arrays may also be designed in a NOR configuration and in a ReRAM configuration.
Typically, in a monolithic three dimensional memory array, one or more memory device levels are formed above a single substrate. Optionally, the monolithic three dimensional memory array may also have one or more memory layers at least partially within the single substrate. As a non-limiting example, the substrate may include a semiconductor such as silicon. In a monolithic three dimensional array, the layers constituting each memory device level of the array are typically formed on the layers of the underlying memory device levels of the array. However, layers of adjacent memory device levels of a monolithic three dimensional memory array may be shared or have intervening layers between memory device levels.
Then again, two dimensional arrays may be formed separately and then packaged together to form a non-monolithic memory device having multiple layers of memory. For example, non-monolithic stacked memories can be constructed by forming memory levels on separate substrates and then stacking the memory levels atop each other. The substrates may be thinned or removed from the memory device levels before stacking, but as the memory device levels are initially formed over separate substrates, the resulting memory arrays are not monolithic three dimensional memory arrays. Further, multiple two dimensional memory arrays or three dimensional memory arrays (monolithic or non-monolithic) may be formed on separate chips and then packaged together to form a stacked-chip memory device.
Associated circuitry is typically required for operation of the memory elements and for communication with the memory elements. As non-limiting examples, memory devices may have circuitry used for controlling and driving memory elements to accomplish functions such as programming and reading. This associated circuitry may be on the same substrate as the memory elements and/or on a separate substrate. For example, a controller for memory read-write operations may be located on a separate controller chip and/or on the same substrate as the memory elements.
It will be recognized that the following is not limited to the two dimensional and three dimensional exemplary structures described but cover all relevant memory structures within the spirit and scope as described herein
Physical Memory Structure
There are many commercially successful non-volatile solid-state memory devices being used today. These memory devices may employ different types of memory cells, each type having one or more charge storage element.
Typical non-volatile memory cells include EEPROM and flash EEPROM. Also, examples of memory devices utilizing dielectric storage elements.
In practice, the memory state of a cell is usually read by sensing the conduction current across the source and drain electrodes of the cell when a reference voltage is applied to the control gate. Thus, for each given charge on the floating gate of a cell, a corresponding conduction current with respect to a fixed reference control gate voltage may be detected. Similarly, the range of charge programmable onto the floating gate defines a corresponding threshold voltage window or a corresponding conduction current window.
Alternatively, instead of detecting the conduction current among a partitioned current window, it is possible to set the threshold voltage for a given memory state under test at the control gate and detect if the conduction current is lower or higher than a threshold current (cell-read reference current). In one implementation the detection of the conduction current relative to a threshold current is accomplished by examining the rate the conduction current is discharging through the capacitance of the bit line.
As can be seen from the description above, the more states a memory cell is made to store, the more finely divided is its threshold window. For example, a memory device may have memory cells having a threshold window that ranges from −1.5V to 5V. This provides a maximum width of 6.5V. If the memory cell is to store 16 states, each state may occupy from 200 mV to 300 mV in the threshold window. This will require higher precision in programming and reading operations in order to be able to achieve the required resolution.
NAND Structure
When an addressed memory transistor 10 within a NAND string is read or is verified during programming, its control gate 30 is supplied with an appropriate voltage. At the same time, the rest of the non-addressed memory transistors in the NAND string 50 are fully turned on by application of sufficient voltage on their control gates. In this way, a conductive path is effectively created from the source of the individual memory transistor to the source terminal 54 of the NAND string and likewise for the drain of the individual memory transistor to the drain terminal 56 of the cell.
Physical Organization of the Memory
One difference between flash memory and other of types of memory is that a cell must be programmed from the erased state. That is the floating gate must first be emptied of charge. Programming then adds a desired amount of charge back to the floating gate. It does not support removing a portion of the charge from the floating gate to go from a more programmed state to a lesser one. This means that updated data cannot overwrite existing data and must be written to a previous unwritten location.
Furthermore erasing is to empty all the charges from the floating gate and generally takes appreciable time. For that reason, it will be cumbersome and very slow to erase cell by cell or even page by page. In practice, the array of memory cells is divided into a large number of blocks of memory cells. As is common for flash EEPROM systems, the block is the unit of erase. That is, each block contains the minimum number of memory cells that are erased together. While aggregating a large number of cells in a block to be erased in parallel will improve erase performance, a large size block also entails dealing with a larger number of update and obsolete data.
Each block is typically divided into a number of physical pages. A logical page is a unit of programming or reading that contains a number of bits equal to the number of cells in a physical page. In a memory that stores one bit per cell, one physical page stores one logical page of data. In memories that store two bits per cell, a physical page stores two logical pages. The number of logical pages stored in a physical page thus reflects the number of bits stored per cell. In one embodiment, the individual pages may be divided into segments and the segments may contain the fewest number of cells that are written at one time as a basic programming operation. One or more logical pages of data are typically stored in one row of memory cells. A page can store one or more sectors. A sector includes user data and overhead data.
All-Bit, Full-Sequence MLC Programming
A 2-bit code having a lower bit and an upper bit can be used to represent each of the four memory states. For example, the “0”, “1”, “2” and “3” states are respectively represented by “11”, “01”, “00” and ‘10”. The 2-bit data may be read from the memory by sensing in “full-sequence” mode where the two bits are sensed together by sensing relative to the read demarcation threshold values rV1, rV2 and rV3 in three sub-passes respectively.
3-D NAND Structures
An alternative arrangement to a conventional two-dimensional (2-D) NAND array is a three-dimensional (3-D) array. In contrast to 2-D NAND arrays, which are formed along a planar surface of a semiconductor wafer, 3-D arrays extend up from the wafer surface and generally include stacks, or columns, of memory cells extending upwards. Various 3-D arrangements are possible. In one arrangement a NAND string is formed vertically with one end (e.g. source) at the wafer surface and the other end (e.g. drain) on top. In another arrangement a NAND string is formed in a U-shape so that both ends of the NAND string are accessible on top, thus facilitating connections between such strings.
As with planar NAND strings, select gates 705, 707, are located at either end of the string to allow the NAND string to be selectively connected to, or isolated from, external elements 709, 711. Such external elements are generally conductive lines such as common source lines or bit lines that serve large numbers of NAND strings. Vertical NAND strings may be operated in a similar manner to planar NAND strings and both SLC and MLC operation is possible. While
A 3D NAND array can, loosely speaking, be formed tilting up the respective structures 50 and 210 of
To the right of
Array Structure Defects
Memory arrays such as those described above are often subject to various defects, such as broken or leaky word lines and bit lines. A number of techniques for the determining of, and the dealing with, these sorts of problems are presented in the following US patent publications: 2012-0008405; 2012-0008384; 2012-0008410; 2012-0281479; 2013-0031429; 2013-0031429; and 2013-0229868. The following present a number of additional techniques in the context of the sort of 3D memory structures described above with respect to
Word Line to Word Line Shorts, Same Block: AC Stress Mode
This section considers shorts between word lines between of the same block, whether in a 2D array or a 3D. In a 3D arrangement, such as illustrated in the
A number of references cited above present techniques for determining such shorts. Typically, these use a DC stress applied to the word lines. This section uses an AC stress that, in the exemplary embodiment, is applied to the odd and even word lines; for example, while toggling the even word lines to a high voltage level VH, the odd word lines are toggled to a low voltage level VL. (More generally, this can be done to with two sets of word lines, such as a portion of the word lines, where the two sets have at least one word line from each that is adjacent.) VH is taken as a high voltage level such that the Delta (VH-VL) is high enough to stress the oxide in between adjacent WLs. For example, VH can be as high as 20V to reflect the sort of word line stress levels seen due to program and erase voltage levels used on the device. VL can be the low level (ground or VSS) on the device. This toggling is illustrated schematically in
As shown in
After the stress operation comes the defect determination operation. A number of techniques for this are described in US patent publications: 2012-0008405; 2012-0008384; 2012-0008410; 2012-0281479; 2013-0031429; 2013-0031429; and US2013-0229868. For the exemplary flow here, the stressed block or blocks are programmed and then can be read back to check for failures. The flow picks up at 1601 with a program operation, the status of which is monitored at 1603. If the write operation fails (1605), the bad block or blocks are marked as such and not used. Alternately, this (as well as 1611 below) could also be done at the word line level. If the program operation passes, the detection can then move on to a read operation at 1607. The read status is monitored at 1609 by, for example, comparing the data as read back with the data that was originally programmed. If the read status comes back as a fail, then the bad block or blocks can be marked (1611) as such. If the tested blocks pass (1613), the test mode can then exited (1615).
For the defect determination operation, determining whether a program operation has failed can be based on a word line failing by exceeding maximum number of program loops or on the read operation coming back with a failed bit count exceeding a limit. The data written and read back for this process can be a random pattern, either predetermined or not. In either case, the comparison of the read back data can be based on a comparison of the data pattern that was to be written, each by maintaining a copy or because it is based on a known, predetermined pattern. Rather than a direct comparison, it can alternately (or additional) be based on error checking and correction (ECC) and whether the data can be extracted within the ECC capabilities.
For any of the variations, these techniques can be effect for detecting current or incipient word line to word line shorts within a given block, without over identification, improving the identified defective parts per million (DPPM) value. This process can be implemented as a built in self-test (BIST) process that can help in reducing test times and also gives the option to perform the stress at the system level at other times, such as before performing a block.
Word Line to Word Line Shorts, Adjacent Blocks
In most non-volatile array structures, the issue of word line to word line shorts is traditional an issue for word lines within a common blocks. In some structures, such as the sort of 3D BiCS-type structure described above with respect to
Word line to word line shorts from adjacent blocks can manifest themselves as erase disturbs, program disturbs, or both. For example, consider the case where a block X is already in a programmed state and unselected for erase, but an adjacent block, block X+1, is selected for erase. In case of a short between a word line WLn of block X and word line of block X+1, when applying the erase voltage level to block X+1, the erased bias level will transfer across the shorted word line WLn to block X, causing some degree of erase there so that block X will lose already programmed data, resulting in erase disturb there. Similarly, if block X is already programmed and meant to be unselected for additional programming while the adjacent block X+1 is selected for programming, when a programming pulse is applied along WLn in block X+1, this will be transferred across the short. WLn in block X be get over programmed and WLn of block X+1 will see high loading, resulting in program disturb there.
The process for determining inter-block word line to word line shorts between adjacent blocks can again use a stress operation and a detection operation, where the stress phase can be an AC or DC stress. The high level VH is again a high voltage level such that the Delta (VH-VL) is high enough to stress the oxide or weak defect in between adjacent word lines. VH can be as high as 20V to correspond to the stresses the device will see during erase and write operations. The low level VL is similarly such that the Delta (VH-VL) is high enough to stress the oxide or weak defect in between adjacent word lines, where VL can be as low as the low on-chip level of VSS or ground. After the stress mode, whether AC or DC, a word line to word line leakage determination can then be done to check pass/fail status using decoder circuit, modified as appropriate.
The inter-block stress between word lines can be applied in a number of ways. For example, a differing bias can be applied on the word lines from even and odd blocks. In one embodiment, this could be applying a high voltage to all word lines on even blocks and a low voltage to odd block, or vice versa. This will create a stress between word lines of physically adjacent blocks to be able to weed out defects at time at test time. This stress can be applied to two or more physically adjacent blocks at a time.
In an alternate stress mode, a stripe pattern can be applied, either as DC or toggled for a AC mode, to the word lines of adjacent blocks, where one pattern is applied for one block and the pattern reversed for the adjacent block. For example, on the word lines of even blocks, voltage levels can be applied in an alternating high-low pattern, as shown in
A post-stress detection sequence can then follow. The exemplary embodiment for a detection sequence uses an erase disturb test to detect the word line to word line shorts from adjacent blocks. This can be done by erasing all blocks of an array. For all blocks that pass the erase, a program follows to see whether blocks program correctly. For example, random data can be programmed on all blocks of the array, read back, and compared against the expected data to check for any program disturb. A block N can then be erased, after which an adjacent block N+1 is checked for any erase disturb.
For any of the variations, the test mode of this section can consequently be used to catch word line to word line shorts between word lines of adjacent blocks. By using an AC version of the sort of alternating high and low voltage pattern illustrated with respect to
Select Gate Shorts
The preceding two sections looking at defects that could to shorts between word lines. Going back to the structure shown
Although similar to the word line case, the select gate structures have some differences that can be illustrated with respect to
In this structure, the consequences of a select gate to select gate short can be more severe that a word line to word line short, as can be illustrated by comparing
The biasing voltages for select gate-select gate stress can be different compares to word line case, both to reflect the different levels that are used on these different transistors and also on the different decoding options that may be available on the selects of the device. Although the drain and source select transistor sets are typically operated respectively as a single drain and source transistor, if some or all of the elements of each set of (in this example) four can be individually biased, if the needed select gate decoding is available, this can be used for applying a strip pattern, either AC or DC, between the select gates lines of the same finger, different fingers of the same block, adjacent fingers of different blocks, or some combination of these. In the case where the set of select gates are share a gate contact (or, similarly, for only a single such gate), these will all have the same bias level and the stress is only applied between fingers (whether the same or different blocks). In an intermediate sort of situation where, say, one source select gate line (“SGSB”) can independently biased while the other three (SGS) are connected together to have the same control, several stress options are available, such as: SGSB—SGSB (adjacent fingers); SGS—SGSB shorts (same finger, as for a word line to word line short); and SGS (either of 3 SGS of one finger)—SGS (either of 3 SGS of adjacent finger).
Word Line to Local Source Line Shorts
In an array with a NAND type of architecture, the NAND string of a block are typically connected to a common source line, as shown at 34 of
During an erase operation in this sort of structure, the LI (CELSRC) will couple to the high erase voltage, while the word lines (and any dummy word lines) are low (0V) and the select gate lines can be either driven or floated to prevent them from being erased. In case of an LI to word line short, the erase voltage will be droop and the device may not be able to successfully erase the word lines. This defect can also cause read and program operations to fail. This is block level failure. This section looks at methods for determining such defects at test time.
In 2D NAND devices, there are often modes that apply a stress (high voltage) on word lines, while keeping the source line low (close to 0V), but this sort of stress mode can degrade the characteristics of the memory cells, leading reliability and endurance concerns. Additional, in a typically 2D arrangement, the metal line of a source line does not run next to word lines, so that the failure mode considered in this section is more specific structures, such as the BiCS array, that have this sort of lay out.
In the exemplary embodiment, a high voltage (˜VH) is applied on the local common source line of the block (LI or CELSRC), and lower level is applied to the word lines, including any dummy word lines, with the select gate lines either driven or floated. Here VH is a voltage level such that it is high enough to break weak oxide between LI and any word lines, but small enough such that reverse bias diode between the CPWELL (p+) and the CLESRC (n+) region does not break down; for example, in the exemplary embodiment this can be on the order an erase voltage, say 20V. The low level can be taken from among the low levels on the chip, such as VWL, VSG, or VL. Both VWL and VSG are also voltage levels close to VSS or VSS, with values such that they will not stress the memory cells, so that endurance and reliability are not adversely affected. In this example, VSG is VSG voltage is mainly a biasing voltage to turn on the NAND string during read/program/erase operations and VWL can be mainly be VCGRV (control gate read-verify) level, where VCGRV voltage can go as low as close to 1V in an exemplary embodiment. The CPWELL level can be set at range of values between the high and low levels, as long as combinations with the other voltages does not break down the reverse bias diode between the CPWELL (p+) and the CLESRC (n+) region.
This arrangement of bias levels will stress weak oxide depositions, whether due to contamination or other defect, in the region between the word lines and the local source line interconnect in order to bring about a short. This can cause the defect to manifest itself at test time, rather than once the device is in use. As high voltage levels are not placed on the word lines, the cells will not be stressed, avoiding adverse effects for reliability and endurance.
In
Bit Line to Low Voltage Signal Shorts
In the memory array, global bit lines span the structure connecting the memory cells to the sense amplifies used in sensing operations. This shown above in
During erase operations in some memory circuit designs, such as the exemplary BiCS type embodiment illustrated with respect to
In the stress operation, one or more bit lines are set to the high voltages, while one or more adjacent internal bit lines (BLI) and/or associated sense amp circuits are set to a lower sense amp voltage. Although this can be done by applying the high level directly to the bit lines, most memory circuits typically do not include such connections. Consequently, the exemplary embodiment establishes the high bit line voltage as these would come about through normal circuit operations, namely from the CPWELL. This can be done in a I-plane erase failure stress mode by applying the high voltage to the P-well (e.g., bias ˜20-24V) and having all blocks unselected, so the bit lines will couple through the NAND strings to the high voltage, while concurrently setting the sense amp nodes to the (relatively) low sense amp voltages (VDDSA/VDD/VSS). The stress can be applied in either a DC mode for some duration, or in an AC by applying some number of pulses of given durations to the P-well.
Any resultant bit line short would drain off the high voltage from the P-well, reducing its ability to effect an erase as the charge pump supplying the high voltage may not be able to keep up. This is used in the detection operation of the exemplary flow by reducing the drive capability of the charge pump and determining whether the erase voltage can be held. For example, the pump clock can be set at the slower end of its range and the Vera voltage being measure internally to detect any droop due to a bit line high voltage-sense amp node low voltage defect/leak. A comparator circuit can use a reference voltage for compassion with the Vera level. Alternately, the pump clock can be set at its slowest and an auto-detect built in self-test (BIST) mode can be based on the charge pump's ON time being, due to the leakage, longer than typical
This technique will stress the bit line to low voltage node, accelerating the failure of defects, but without overly stress the memory cells of the array.
In the exemplary embodiment, the blocks are all unselected, with the NAND strings conducting between the P-well and bit lines. This stress mode is chosen so as to minimize effects on cell characteristics to avoid negative effects on reliability and endurance. The stress mode can also be used at system level by applying the bit line to low voltage node stress to catch full plane erase issues prior to programming data into the array. The stress can be applied at time 0 or after some numbers of program-erase cycles.
AC Stress Method for Bit Line-Defects
The preceding section considered shorts between bit lines and low voltage circuitry related to the sense amps. This section considers techniques for determining other bit line defects, including bit line to bit line shorts, bit line to “memory hole” defects, and resistive bit lines. An AC stress mode is used to accelerate the bit line defects, where this can be applied as a global stress concurrently across all blocks.
The memory hole defect can be illustrated with respect to
More specifically, an AC voltage is applied to bit lines, toggling between a high voltage (VH) and a low voltage (VL) (or the other way around), to accelerate the defect. The stress can be applied to single bit lines, groups of multiple bit lines, or as a global stress applied to all of the memory hole contacts concurrently. In the exemplary embodiments, these levels are applied to the bit lines from the sense amps to drive the bit line side of the contacts. The other side of the contact can be driven by the setting the CPwell to a level VX through the memory hole, where VX can be 0V or a negative voltage (e.g. ˜−2V), where this level can be set on the well that is then left to float while the AC voltage toggles on the bit line side. Additionally, if the AC stress is applied out of phase to physically adjacent bit lines, this can be concurrently be used as a stress for detecting bit line to bit line shorts. This use of an out of phase AC stress is illustrated in
An exemplary set of waveforms for the AC voltage applied to the bit lines is represented in
After the stress phase, a detection phase follows. The detection check for bit line to memory hole open contacts can be done across all blocks, checking one block at a time. All of the blocks to be checked are erased and then read against the expected erased block result (an all FF data pattern). An open contact would correspond to a string not returning the expected result. For the detection, the read can be modified to pre-charge the bit lines to a higher voltage and the sensing time reduced to more effectively detect any resistive strings. This can also be followed by a check for bit line to bit line shorts by programming and reading back data; for example, a random data pattern can be written in and read back, similar to the process described for word line to word line shorts as described with respect to
The techniques of this section have system level advantages. At the system level, highly resistive memory holes can be detected as described above and marked as “unrepairable” or replaced with redundancy or extra strings (local columns) available at the block level. The AC stress mode and detection be performed as part of a built in self-test process as well as being applied at system level to accelerate bit line to bit line short, resistive bit lines and marking of bad columns.
Improved Techniques for Detecting Broken Word Lines
This section returns to the consideration of word line related defects, and more specifically to techniques for the detection of broken word lines. As with the earlier sections, the techniques present here can be combined with the various features found in US patent publication number 2012-0008405 and other references cited above.
Considering the problem of broken word lines in the context of a BiCS memory as illustrated in
A second type of word line break is illustrated in
For either sort a break, a relatively high resistance will result along the word line so that when a voltage is applied to the word line, the portion of the word line on the far side break will charge up more slowly. For the sort of break illustrated in
This section looks at two methodologies for detecting word line breakage. In a first of these, an algorithm uses a modified programming process where the verify's sensing operation is elongated. This can be used to detect broken word lines of the type associated with both
Looking at test program operation with the elongated verify, it is useful to have a good word line baseline calibration. This can be done by detecting the average number of pulses (NP) for good word lines using a standard programming staircase for the VPGM pulse values and pulse widths and standard very VFY voltages and timings. The number of pulses for a given word line can be represented as NP=N+p, where N is the average number of pulses for a good word lines and p is a variation from the average. The average N can be calibrated and record the value in internal latch. Depending on the embodiment, the N value can be the average of a block or set of blocks (such as a plane or die), where outliers can be ignored, or word line to word line variations within a block can be used, as discussed in more detail in the references cited above. If the delta p is in the variation range of, say, 2 or 3 loops from the average, then this can be considered to be process variations for normal word lines.
After the good word line calibration, broken word lines can then be detected by a test program operation to determine the number of pulses when using the target program level and pulse width, and where the verify voltage VFY is again the target value, but with an elongated verify time. A parameter can be used to change this verify time.
For reference,
As in
In terms of system side implementation, the memory system can monitor an in-build Delta X loop count for any abnormal word lines from the memory chips and keep a backup copy of data on those word lines only. This can then be used broken word line failures during reads that lead to an uncorrectable ECC error. This sort of arrangement can be complementary to the various post-write read and enhance post-write read (EPWR) techniques described in US patent publication and patent numbers US-2011-0096601; 2013-0031431; U.S. Pat. Nos. 8,566,671; and 8,726,104.
By elongating the verify time, the accuracy of determining bad lines is improved relative to the standard verify timing. At the system level, the number of pulses can be monitored and used to detect any word lines end of life. As noted, this technique can be applied to broken select gate lines as well as word lines, although a separate calibration may be used for the select gate lines.
A second of methodologies for determining broken word line looks at the rate at which the interconnection circuitry the word line decoder circuitry and the word line itself charges up when driven through the decoder. If the word line is broken at some point along this interconnection line, the high resistance at the break will restrict the current flow causing the interconnect line to charge up more quickly. Consequently, this approach can be particularly effective for breaks of the sort illustrated with respect to
In
Concurrently Selection of Multiple Word Lines for High Voltage Stress
A number of stress modes can involve the application of high voltages to word lines, such as various stress modes described above or in US patent publications: 2012-0008405; 2012-0008384; 2012-0008410; 2012-0281479; 2013-0031429; 2013-0031429; and 2013-0229868. For example, control gate to substrate or floating gate to control gate shorts can be checked by programming the word lines to the highest states. Typical decoding/driving circuitry can only apply a programming or other high voltage to a single selected word line per block. For a stress mode using such a high word line voltage, having to do a single word line per block can be have a large test time impact. Alternately, concurrently selecting all word lines across multiple blocks to receive a program voltage would greatly speed up the process, but would place great demand on the charge pump circuitry providing the voltage and generally stress the memory circuit. To improve upon this situation, the present section presents a memory circuit structure and corresponding techniques with a stress mode where multiple words within the same block can concurrently be selected to receive a programming or other high voltage, while non-selected word lines can receive the pass voltage as used for non-selected word lines in a standard program operation and non-selected blocks can be left to float.
More specifically, a multi-word line select option for a given block can be used for a group of selected word lines to be set to the a programming voltage VPGM or other high voltage, while the unselected word lines of the block are set to Vpass to minimize electric field differences in order to avoid disturb. For example, a group of selected word lines could number 4, 8 or 16. In an exemplary embodiment, the multi-word line option can be applied to one block per plane, so that if there are two memory planes, for example, two such blocks can be selected simultaneously for the multi-word line option for those blocks.
For any of these arrangements, being able to simultaneously stress at a high voltage more than a single word line per block can improve the defect detection process both in the number of stress modes available and in terms of the level of parallelism that can be used. In terms of the degree of parallelism obtainable from a multi-word line select of a single block, a single word lines from a similar number of blocks could be concurrently stressed and obtain the same amount of parallelism; however, not just the selected blocks are biased in this process, but also any non-selected word lines of selected blocks are also biased to the Vpass. Consequently, a multi-block, single word line would use much more current and power from the charge pumps, possibly to the point that the pump will collapse, that the equivalent single block, multi-word approach and also word lines with the Vpass level many more times.
The use of this multi-word line select more can provide for better control of voltage levels when used in test modes with creating big electric fields between the selected and unselected word lines, helping to lower the amount of disturb. As multiple word lines are concurrently set high, control gate to substrate stress test modes can be greatly accelerated relative to a single word line stress, as can various word line to word line, flash write, and control gate to floating gate stress modes.
Multi-word line select can also be used to monitor critical dimension (CD) differences of word lines. Memory devices can have significant word line CD variation between early (toward source side), middle, and end (toward drain side) word line groups. The ability to apply high program voltages concurrently to multiple word lines can help to bring this issue out at test time.
The word line grouping methodology can be used for early word line screen to detect reliability issues and also simplify word line tests at the system level as it can be applied to groups of word lines within a block. As an example of a test implementation that can be performed at die sort for word line dependency issues, some sample block can be selected in which word line groups can be programming with an elevated programming voltage. By using groups of word lines, this only needs to be done a few times: for example, if groups of 16 are used on blocks of 48 word lines, only 3 programming are needed. The pulses can then be examined to whether some word line groups are faster or slower than others.
Erase Stress and Delta Erase Loop Count Method for Various Fail Modes
This section considers the issue of erase disturb related to local source line interconnect (LI) to memory hole (MH) overlap.
An embodiment of a first method to detect shallow erase caused by LI-adjacent MH spacing issues is illustrated with respect to
An embodiment for second method to stress and detect for erase disturb is illustrated with respect to claim
In an exemplary embodiment, the first and second methods can be used to effectively stress and detect various defects as illustrated schematically in
The erase loop delta method can be used to detect various fail modes. One mode is for LI to Adjacent (MH) spacing issues: As explained in above, a Δ erase loop count method can be used to detect bad blocks. Another mode is control gate to substrate shorts of the sort seen in 2D NAND structures: For defects with word line to substrate shorts, the delta erase loop count method will help to predetermine control gate-substrate type failed blocks. A further mode is LI to word line shorts in BiCS type structures: For defects with LI-WL shorts, the Δ erase loop count method will help to predetermine such type failed blocks. Additional modes related to memory hole open issues, such as defects where the memory hole contact with the bit line is resistive or open, as in this case it will take a higher than normal number of erase loops, which can be detected with this method. For slow to erase block detection, the Δ erase loop count method can be used to mark slow to erase blocks. Modes related to select gate defects can also be determined: During erase operation, select gates are typically left to float, but select gate decoder defects can cause select gate voltage discharge during erase pulses and degrade select gate threshold voltages, causing higher erase loops and the A erase loop count method will help to determine such blocks without degrading further.
The foregoing detailed description has been presented for purposes of illustration and description. It is not intended to be exhaustive or to limit the above to the precise form disclosed. Many modifications and variations are possible in light of the above teaching. The described embodiments were chosen in order to explain the principles involved and its practical application, to thereby enable others to best utilize the various embodiments and with various modifications as are suited to the particular use contemplated. It is intended that the scope be defined by the claims appended hereto.
Number | Name | Date | Kind |
---|---|---|---|
3710348 | Craft | Jan 1973 | A |
3895364 | Cricchi et al. | Jul 1975 | A |
4357685 | Daniele et al. | Nov 1982 | A |
4426688 | Moxley | Jan 1984 | A |
4720815 | Ogawa | Jan 1988 | A |
4757477 | Nagayama et al. | Jul 1988 | A |
5070032 | Yuan et al. | Dec 1991 | A |
5095344 | Harari | Mar 1992 | A |
5172338 | Mehrotra et al. | Dec 1992 | A |
5200959 | Gross et al. | Apr 1993 | A |
5270979 | Harari et al. | Dec 1993 | A |
5313421 | Guterman et al. | May 1994 | A |
5315541 | Harari et al. | May 1994 | A |
5343063 | Yuan et al. | Aug 1994 | A |
5380672 | Yuan et al. | Jan 1995 | A |
5386390 | Okitaka | Jan 1995 | A |
5418752 | Harari et al. | May 1995 | A |
5428621 | Mehrotra et al. | Jun 1995 | A |
5430679 | Hiltebeitel et al. | Jul 1995 | A |
5430859 | Norman et al. | Jul 1995 | A |
5442748 | Chang et al. | Aug 1995 | A |
5479370 | Furuyama et al. | Dec 1995 | A |
5485425 | Iwai et al. | Jan 1996 | A |
5570315 | Tanaka et al. | Oct 1996 | A |
5595924 | Yuan et al. | Jan 1997 | A |
5602987 | Harari et al. | Feb 1997 | A |
5642312 | Harari | Jun 1997 | A |
5657332 | Auclair et al. | Aug 1997 | A |
5661053 | Yuan | Aug 1997 | A |
5663901 | Wallace et al. | Sep 1997 | A |
5699300 | Akamatsu et al. | Dec 1997 | A |
5712180 | Guterman et al. | Jan 1998 | A |
5768192 | Eitan | Jun 1998 | A |
5774397 | Endoh et al. | Jun 1998 | A |
5783958 | Lysinger | Jul 1998 | A |
5822245 | Gupta et al. | Oct 1998 | A |
5848009 | Lee et al. | Dec 1998 | A |
5862080 | Harari et al. | Jan 1999 | A |
5890192 | Lee et al. | Mar 1999 | A |
5903495 | Takeuchi et al. | May 1999 | A |
5930167 | Lee | Jul 1999 | A |
5936971 | Harari et al. | Aug 1999 | A |
6011725 | Eitan | Jan 2000 | A |
6021463 | Belser | Feb 2000 | A |
6038167 | Miwa et al. | Mar 2000 | A |
6038184 | Naritake | Mar 2000 | A |
6046935 | Takeuchi et al. | Apr 2000 | A |
6064596 | Choi | May 2000 | A |
6091666 | Arase et al. | Jul 2000 | A |
6134148 | Kawahara et al. | Oct 2000 | A |
6151248 | Harari et al. | Nov 2000 | A |
6222762 | Guterman et al. | Apr 2001 | B1 |
6230233 | Lofgren et al. | May 2001 | B1 |
6252800 | Chida | Jun 2001 | B1 |
6266273 | Conley et al. | Jul 2001 | B1 |
6282624 | Kimura et al. | Aug 2001 | B1 |
6353553 | Tamada et al. | Mar 2002 | B1 |
6426893 | Conley et al. | Jul 2002 | B1 |
6456528 | Chen | Sep 2002 | B1 |
6480423 | Toda et al. | Nov 2002 | B2 |
6510488 | Lasser | Jan 2003 | B2 |
6512263 | Yuan et al. | Jan 2003 | B1 |
6522580 | Chen et al. | Feb 2003 | B2 |
6523132 | Harari et al. | Feb 2003 | B1 |
6560146 | Cernea | May 2003 | B2 |
6581142 | Jacobs | Jun 2003 | B1 |
6594177 | Matarrese et al. | Jul 2003 | B2 |
6657891 | Shibata et al. | Dec 2003 | B1 |
6771536 | Li et al. | Aug 2004 | B2 |
6813184 | Lee | Nov 2004 | B2 |
6850439 | Tanaka | Feb 2005 | B1 |
6853596 | Cheung | Feb 2005 | B2 |
6870768 | Cernea et al. | Mar 2005 | B2 |
6967873 | Hamilton et al. | Nov 2005 | B2 |
6990018 | Tanaka et al. | Jan 2006 | B2 |
6996017 | Scheuerlein et al. | Feb 2006 | B2 |
7027330 | Park | Apr 2006 | B2 |
7039781 | Iwata et al. | May 2006 | B2 |
7057939 | Li et al. | Jun 2006 | B2 |
7058818 | Daniel | Jun 2006 | B2 |
7076611 | Steere et al. | Jul 2006 | B2 |
7110294 | Kawai | Sep 2006 | B2 |
7158421 | Li et al. | Jan 2007 | B2 |
7170802 | Cernea et al. | Jan 2007 | B2 |
7206230 | Li et al. | Apr 2007 | B2 |
7224605 | Moogat | May 2007 | B1 |
7257689 | Baird | Aug 2007 | B1 |
7299314 | Lin et al. | Nov 2007 | B2 |
7310347 | Lasser | Dec 2007 | B2 |
7345928 | Li | Mar 2008 | B2 |
7405985 | Cernea et al. | Jul 2008 | B2 |
7411846 | Terzioglu | Aug 2008 | B2 |
7420847 | Li | Sep 2008 | B2 |
7426623 | Lasser | Sep 2008 | B2 |
7447070 | Cernea | Nov 2008 | B2 |
7490283 | Gorobets et al. | Feb 2009 | B2 |
7493457 | Murin | Feb 2009 | B2 |
7502254 | Murin et al. | Mar 2009 | B2 |
7502259 | Gorobets | Mar 2009 | B2 |
7961512 | Li et al. | Jun 2011 | B2 |
7986554 | Li | Jul 2011 | B2 |
8027195 | Li et al. | Sep 2011 | B2 |
8040744 | Gorobets et al. | Oct 2011 | B2 |
8054684 | Gorobets et al. | Nov 2011 | B2 |
8094500 | Paley et al. | Jan 2012 | B2 |
8144512 | Huang et al. | Mar 2012 | B2 |
8244960 | Paley et al. | Aug 2012 | B2 |
8566671 | Ye et al. | Oct 2013 | B1 |
8700840 | Paley et al. | Apr 2014 | B2 |
8726104 | Sharon | May 2014 | B2 |
8730722 | Koh | May 2014 | B2 |
8853765 | Lee | Oct 2014 | B2 |
20010000023 | Kawahara et al. | Mar 2001 | A1 |
20020118574 | Gongwer et al. | Aug 2002 | A1 |
20030099132 | Ooishi et al. | May 2003 | A1 |
20030182317 | Kahn et al. | Sep 2003 | A1 |
20030223274 | Cernea | Dec 2003 | A1 |
20040060031 | Cernea | Mar 2004 | A1 |
20040109357 | Cernea et al. | Jun 2004 | A1 |
20040177212 | Chang | Sep 2004 | A1 |
20050073884 | Gonzalez et al. | Apr 2005 | A1 |
20050141387 | Cernea et al. | Jun 2005 | A1 |
20050144360 | Bennett et al. | Jun 2005 | A1 |
20050144365 | Gorobets et al. | Jun 2005 | A1 |
20050213393 | Lasser | Sep 2005 | A1 |
20060114726 | Kozakai et al. | Jun 2006 | A1 |
20060126390 | Gorobets | Jun 2006 | A1 |
20060136656 | Conley et al. | Jun 2006 | A1 |
20060161728 | Bennett et al. | Jul 2006 | A1 |
20070061502 | Lasser | Mar 2007 | A1 |
20070065119 | Pomerantz | Mar 2007 | A1 |
20070091677 | Lasser et al. | Apr 2007 | A1 |
20070103977 | Conley et al. | May 2007 | A1 |
20070159652 | Sato | Jul 2007 | A1 |
20070180346 | Murin | Aug 2007 | A1 |
20070186032 | Sinclair et al. | Aug 2007 | A1 |
20070211530 | Nakano | Sep 2007 | A1 |
20070220197 | Lasser | Sep 2007 | A1 |
20070220935 | Cernea | Sep 2007 | A1 |
20070237006 | Murin et al. | Oct 2007 | A1 |
20070260808 | Raines et al. | Nov 2007 | A1 |
20070268745 | Lasser | Nov 2007 | A1 |
20070283081 | Lasser | Dec 2007 | A1 |
20070285980 | Shimuzu et al. | Dec 2007 | A1 |
20080002467 | Tsuji | Jan 2008 | A1 |
20080082736 | Chow et al. | Apr 2008 | A1 |
20080104309 | Cheon et al. | May 2008 | A1 |
20080104312 | Lasser | May 2008 | A1 |
20080112238 | Kim et al. | May 2008 | A1 |
20080147996 | Jenkins et al. | Jun 2008 | A1 |
20080159012 | Kim | Jul 2008 | A1 |
20080181000 | Lasser | Jul 2008 | A1 |
20080209112 | Yu et al. | Aug 2008 | A1 |
20080244338 | Mokhlesi et al. | Oct 2008 | A1 |
20080244367 | Chin et al. | Oct 2008 | A1 |
20080250220 | Ito | Oct 2008 | A1 |
20080250300 | Mokhlesi et al. | Oct 2008 | A1 |
20080279005 | France | Nov 2008 | A1 |
20080294814 | Gorobets | Nov 2008 | A1 |
20080301532 | Uchikawa et al. | Dec 2008 | A1 |
20080307192 | Sinclair et al. | Dec 2008 | A1 |
20080310224 | Roohparvar et al. | Dec 2008 | A1 |
20090055680 | Honda | Feb 2009 | A1 |
20090067244 | Li et al. | Mar 2009 | A1 |
20090089481 | Kapoor et al. | Apr 2009 | A1 |
20090089482 | Traister | Apr 2009 | A1 |
20090089520 | Saha et al. | Apr 2009 | A1 |
20090094482 | Zilberman | Apr 2009 | A1 |
20090172247 | Bar-Or et al. | Jul 2009 | A1 |
20090172498 | Schlick et al. | Jul 2009 | A1 |
20090310408 | Lee et al. | Dec 2009 | A1 |
20100037012 | Yana et al. | Feb 2010 | A1 |
20100107004 | Bottelli et al. | Apr 2010 | A1 |
20100115186 | Chang | May 2010 | A1 |
20100157641 | Shalvi et al. | Jun 2010 | A1 |
20100172179 | Gorobets et al. | Jul 2010 | A1 |
20100172180 | Paley et al. | Jul 2010 | A1 |
20100174845 | Gorobets et al. | Jul 2010 | A1 |
20100174846 | Paley et al. | Jul 2010 | A1 |
20100174847 | Paley et al. | Jul 2010 | A1 |
20100174852 | Chien | Jul 2010 | A1 |
20100287217 | Borchers et al. | Nov 2010 | A1 |
20100325351 | Bennett | Dec 2010 | A1 |
20100329007 | Chibvongodze et al. | Dec 2010 | A1 |
20110063909 | Komatsu | Mar 2011 | A1 |
20110096601 | Gavens et al. | Apr 2011 | A1 |
20110099460 | Dusija et al. | Apr 2011 | A1 |
20110119430 | Lai | May 2011 | A1 |
20110138109 | Liu | Jun 2011 | A1 |
20110153913 | Huang et al. | Jun 2011 | A1 |
20110246705 | Mudama | Oct 2011 | A1 |
20120008384 | Li et al. | Jan 2012 | A1 |
20120008405 | Shah et al. | Jan 2012 | A1 |
20120008410 | Huynh et al. | Jan 2012 | A1 |
20120281479 | Kochar et al. | Nov 2012 | A1 |
20130031429 | Sharon et al. | Jan 2013 | A1 |
20130031431 | Sharon et al. | Jan 2013 | A1 |
20130229868 | Koh et al. | Sep 2013 | A1 |
20140085985 | Pan et al. | Mar 2014 | A1 |
20140173268 | Hashimoto | Jun 2014 | A1 |
20140204678 | Mu | Jul 2014 | A1 |
20140289559 | Hashimoto | Sep 2014 | A1 |
20150003150 | Aritome | Jan 2015 | A1 |
Number | Date | Country |
---|---|---|
1549133 | Nov 2004 | CN |
101421797 | Apr 2009 | CN |
61292747 | Dec 1986 | JP |
01128297 | May 1989 | JP |
06150666 | May 1994 | JP |
WO 1998044420 | Oct 1998 | WO |
WO 0049488 | Aug 2000 | WO |
WO 03025939 | Mar 2003 | WO |
WO 2006064318 | Jun 2006 | WO |
WO 2007141783 | Dec 2007 | WO |
Entry |
---|
“Numonyx Sector-Based Compact File System (SCFS) Software is a Feature-Rich Flash Solution,” Numonyx, Nov. 3, 2009, 2 pages. |
“SanDisk, Toshiba Develop 32-Nanometer NAND Flash Technology,” SanDisk Corporation and Toshiba Corporation, Feb. 11, 2009, www.physorg.com/news153597019.html, 9 pages. |
Chang et al., “Real-Time Garbage Collection for Flash-Memory Storage Systems of Real-Time Embedded Systems,” Nov. 2004, ACM, ACM Transactions on Embedded Computing Systems, vol. 3, pp. 837-863. |
Choudhuri et al., “Performance Improvement of Block Based NAND Flash Translation Layer,” CODES + ISSS '07, Salzburg, Austria, Sep. 2007, pp. 257-262. |
Eitan et al., “NROM: A Novel Localized Trapping, 2-Bit Nonvolatile Memory Cell,” IEEE Electron Device Letters, vol. 21, No. 11, Nov. 2000, pp. 543-545. |
Im et al., “Storage Architecture and Software Support for SLC/MLC Combined Flash Memory,” Mar. 2009, ACM, SAC'09, pp. 1664-1669. |
Kang et al., “A Superblock-Based Flash Translation Layer for NAND Flash Memory,” EMSOFT'06, Oct. 2006, pp. 161-170. |
Lee et al., “Block Recycling Schemes and Their Cost-Based Optimization in NAND Flash Memory Based Storage System,” Oct. 2007, ACM., EMSOFT '07, pp. 174-182. |
Raz et al., “Implementing MLC NAND Flash for Cost-Effective, High-Capacity Memory,” Sep. 2003., M-Systems, 13 pages. |
Number | Date | Country | |
---|---|---|---|
20160125956 A1 | May 2016 | US |