Number | Name | Date | Kind |
---|---|---|---|
5374565 | Hsue et al. | Dec 1994 | A |
5416036 | Hsue | May 1995 | A |
5455444 | Hsue | Oct 1995 | A |
5496751 | Wei et al. | Mar 1996 | A |
5529941 | Huang | Jun 1996 | A |
5559352 | Hsue et al. | Sep 1996 | A |
5581104 | Lowrey et al. | Dec 1996 | A |
5585299 | Hsu | Dec 1996 | A |
5672527 | Lee | Sep 1997 | A |
5674761 | Chang et al. | Oct 1997 | A |
5733794 | Gilbert et al. | Mar 1998 | A |
5953601 | Shiue et al. | Sep 1999 | A |
6368922 | Yu | Apr 2002 | B1 |
Entry |
---|
Stephen G. Beebe, “Methodology for Layout Design and Optimization of ESD Protection Transistors,” EOS/ESD Symposium 96-265 to 96-275, pp. 6.1.1-6.1.11. |
S. Daniel & G. Krieger, “Process and Design Optimization for Advanced CMOS I/O ESD Protection Devices,” 1990 EOS/ESD Symposium Proceedings, pp. 206-213. |