Claims
- 1. A semiconductor topography comprising:
- a multi-layered gate conductor spaced above a semiconductor substrate by a gate dielectric, wherein said gate conductor comprises:
- an upper portion extending between first opposed sidewall surfaces and having a first width;
- a lower portion below the upper portion, said lower portion extending between second opposed sidewall surfaces and having a second width greater than said first width;
- an etch stop layer between said upper portion and said lower portion, wherein a width of said etch stop layer is substantially equivalent to said second width, and wherein an upper surface of said etch stop layer beyond a first sidewall surface of the upper portion is exposed; and
- source and drain regions aligned with said second sidewall surfaces.
- 2. The semiconductor topography as recited in claim 1 wherein said upper portion comprises a first thickness and wherein said lower portion comprises a second thickness less than said first thickness.
- 3. The semiconductor topography as recited in claim 1 wherein said upper portion and said lower portion each comprise polysilicon.
- 4. A semiconductor topography comprising:
- a multi-layered gate conductor spaced above a semiconductor substrate by a gate dielectric, wherein said gate conductor comprises:
- an upper portion extending between first opposed sidewall surfaces and having a first width;
- a lower portion below the upper portion, said lower portion extending between second opposed sidewall surfaces and having a second width greater than said first width;
- an etch stop layer between said upper portion and said lower portion, wherein a width of said etch stop layer is substantially equivalent to said second width, and wherein said etch stop layer comprises polysilicon having foreign atoms incorporated therein.
- 5. The semiconductor topography as recited in claim 4 wherein said foreign atoms comprise nitrogen.
- 6. The semiconductor topography as recited in claim 1, further comprising lightly doped drain regions aligned with said first sidewall surfaces.
- 7. The semiconductor topography as recited in claim 6, wherein said lightly doped drain regions are aligned between said first sidewalls and said second sidewalls.
- 8. The semiconductor topography as recited in claim 6, further comprising a channel region arranged laterally between each of said lightly doped drain regions.
- 9. The semiconductor topography as recited in claim 8, further comprising a physical channel length that is substantially equivalent to said first width.
- 10. The semiconductor topography as recited in claim 1, further comprising silicide contact regions upon said source/drain regions.
- 11. The semiconductor topography as recited in claim 1, further comprising silicide contact regions upon the upper surface of the gate conductor.
- 12. The semiconductor topography as recited in claim 4, wherein said upper portion comprises a first thickness, and wherein said lower portion comprises a second thickness less than said first thickness.
- 13. The semiconductor topography as recited in claim 4, wherein said upper portion and said lower portion each comprise polysilicon.
- 14. The semiconductor topography as recited in claim 4, further comprising source and drain regions aligned with said second sidewall surfaces.
- 15. The semiconductor topography as recited in claim 14, further comprising lightly doped drain regions aligned with said first sidewall surfaces.
- 16. The semiconductor topography as recited in claim 4, wherein an upper surface of said etch stop layer beyond a first sidewall surface of the upper portion is exposed.
- 17. The semiconductor topography as recited in claim 16, further comprising source and drain regions aligned with said second sidewall surfaces.
Parent Case Info
This is a Division of application Ser. No. 08/979,042, filed Nov. 26, 1997, now U.S. Pat. No. 5,854,115.
US Referenced Citations (8)
Foreign Referenced Citations (4)
Number |
Date |
Country |
404002168 |
Jan 1992 |
JPX |
404321271 |
Nov 1992 |
JPX |
404360582 |
Dec 1992 |
JPX |
406151834 |
May 1994 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
979042 |
Nov 1997 |
|