Claims
- 1. In a method of fabricating a high power MOS semiconductor device comprising the steps of:
- forming a substantially V-shaped groove in a semiconductor substrate through both a high conductivity region of one conductivity type and a region of opposite type conductivity that surrounds a substantial portion of said high conductivity region of one conductivity type,
- forming a first insulating layer in said V-shaped groove,
- forming a doped electrically conductive polysilicon gate electrode layer on the surface of said first insulating layer,
- forming a second insulating layer on said polysilicon gate electrode layer,
- forming an opening in said second insulating layer to expose a surface portion of said polysilicon gate electrode layer,
- depositing electrical contacts to make separate source and drain connections to regions of said semiconductor substrate and to make electrical contact to said polysilicon gate electrode layer through said opening in said second insulating layer, one of said electrical contacts being located on said second insulating layer.
- 2. The method of claim 1 wherein said source electrical contact being deposited over substantially the entire surface of said second and first insulating layers formed on one surface of said semiconductor substrate except for the surface portion containing the electrical contact to said polysilicon gate electrode layer, and said drain electrical contact being deposited in contact with a region of said semiconductor substrate along the opposite surface of said semiconductor substrate.
- 3. The method of claim 2 wherein said source electrical contact being in electrical contact to both a portion of said high conductivity region of one conductivity type forming the source region and a region opposite type conductivity forming part of a channel region through an opening in said first insulating layer.
- 4. The method of claim 2 including the steps of depositing said source electrical contact by first evaporating a thin layer of one metal followed by plating a thicker layer of another metal to provide a large heat sink.
- 5. In a method of fabricating a high power MOS semiconductor device comprising the steps of:
- forming a pair of spaced substantially V-shaped grooves in a semiconductor substrate through both a high conductivity region of one conductivity type and a region of opposite type conductivity that surrounds a substantial portion of said high conductivity region of one conductivity type,
- forming a first insulating layer in said substantially V-shaped grooves,
- forming a second insulating layer in said substantially V-shaped grooves,
- forming a doped electrically conductive polysilicon gate electrode layer on the surface of said second insulating layer in each of said pair of substantially V-shaped grooves,
- forming a third insulating layer on said polysilicon gate electrode layer,
- forming an opening in said third insulating layer to expose a surface portion of said polysilicon gate electrode layer, and
- depositing electrical contacts to make separate source and drain connections to regions of said semiconductor substrate and to make separate electrical contact to said polysilicon gate electrode layer through said opening in said third insulating layer, one of said electrical contacts being located on said third insulating layer.
- 6. The method of claim 5 wherein the first insulating layer being silicon dioxide and said second insulating layer being silicon nitride.
- 7. The method of claim 5 wherein one of said deposited electrical contacts contacting said semiconductor substrate between said pair of spaced V-shaped grooves.
- 8. The method of claim 5, wherein said step of forming said third insulating layer on said polysilicon gate electrode layer comprising growing said insulating layer from said polysilicon gate electrode layer.
- 9. The method of claim 5 further including the step of forming the deposited electrical contacts to provide a source contact over substantially all of said polysilicon gate electrode layer and in said grooves.
- 10. The method of claim 8 further including the step of forming the deposited electrical contacts to provide a source contact over substantially all of said polysilicon gate electrode layer and in said grooves.
Parent Case Info
This application is a continuation, of application Ser. No. 964,484, filed Nov. 29, 1978, now abandoned. which is a divisional application of Ser. No. 787,788; filed Apr. 15, 1977 which issued as U.S. Pat. No. 4,145,703 issue date, Mar. 20, 1978.
US Referenced Citations (6)
Non-Patent Literature Citations (1)
Entry |
Rodgers et al., "VMOS Memory Technology" 1977 IEEE International Solid-State Circuits Conf., Digest of Techn. Papers, pp. 74, 75, 239. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
787788 |
Apr 1977 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
964484 |
Nov 1978 |
|