Claims
- 1. A semiconductor device including a memory cell array region and a peripheral circuit region, each of said memory cell array region and said peripheral circuit region having a field effect transistor,
- said memory cell array region comprising:
- a first impurity region of an impurity type formed at a surface of a semiconductor substrate including
- a first region of low concentration having first and second lateral ends in a channel length direction and a first depth in said semiconductor substrate, said first lateral end being in contact with one end of a first channel region, and
- a second region of high concentration having a third lateral end in said channel length direction, a second depth in said semiconductor substrate, larger than said first depth, and a bottom surface parallel to said semiconductor substrate, the second lateral end of said first region being formed in contact with said third lateral end,
- a second impurity region of said impurity type formed at the surface of said semiconductor substrate including
- a third region of low concentration having fourth and fifth lateral ends in said channel length direction and said first depth in said semiconductor substrate, said fourth lateral end being in contact with the other end of the first channel region, and
- a fourth region of high concentration having a sixth lateral end in said channel length direction, a third depth in said semiconductor substrate, larger than said second depth, and a bottom surface parallel to said semiconductor substrate in common contact with said sixth lateral end, the fourth lateral end of said first region being formed in contact also with said sixth lateral end,
- a first gate electrode formed on said first channel region of said semiconductor substrate with a first gate insulation film provided therebetween,
- a first sidewall insulation film formed at the sidewall of said first gate electrode on said first impurity region side,
- a first conductive layer in contact with the side surface of said first sidewall insulation film and electrically connected to said first source/drain region,
- a second sidewall insulation film formed at the sidewall of said first gate electrode on said second impurity region side and having a width in said channel length direction, larger than that of said first sidewall insulation film and sufficient to prevent a short-channel effect caused extension of the second impurity region under the first gate electrode, an end of said second sidewall insulation film in said channel length direction substantially forming a plane normal to said semiconductor substrate and said common contact between said bottom surface of said fourth region of high concentration and said sixth lateral end substantially coinciding with said plane, and
- a second conductive layer being in contact with the side surface of said second sidewall insulation film and electrically connected to said second impurity region; and
- said peripheral circuit region comprising:
- a third impurity region of said impurity type formed at the surface of said semiconductor substrate and having one end in contact with one end of a second channel region,
- a fourth impurity region formed on the surface of said semiconductor substrate and having one end in contact with the other end of said second channel region, a maximum depth of said fourth impurity region in said semiconductor substrate being larger than that of said third impurity region,
- a second gate electrode formed on the second channel region of said semiconductor substrate with a second gate insulation film provided therebetween,
- a third sidewall insulation film formed at the sidewall of said second gate electrode on said third impurity region side,
- a third conductive layer supplied with a predetermined potential, and being in contact with the side surface of said third sidewall insulation film and electrically connected to said third impurity region,
- a fourth sidewall insulation film formed at the sidewall of said second gate electrode on said fourth impurity region side and having a width larger than that of said third sidewall insulation film in the direction along the main surface of said semiconductor substrate, and
- a fourth conductive layer being in contact with the side surface of said fourth sidewall insulation film and electrically connected to said fourth impurity region.
- 2. The semiconductor device according to claim 1, wherein
- said second conductive layer is a capacitor lower electrode.
- 3. The semiconductor device according to claim 1, wherein
- said first conductive layer is a bit line,
- said first gate electrode is a word line, and
- said second conductive layer is a capacitor lower electrode.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2-113634 |
Apr 1990 |
JPX |
|
Parent Case Info
This application is a continuation of patent application Ser. No. 08/013,500 filed Feb. 2, 1993, now U.S. Pat. No. 5,276,344, which is a continuation of patent application Ser. No. 07/683,379, filed Apr. 11, 1991, now abandoned.
US Referenced Citations (4)
Foreign Referenced Citations (12)
Number |
Date |
Country |
315422 |
May 1989 |
EPX |
3922456 |
Jan 1990 |
DEX |
4107883 |
Sep 1991 |
DEX |
55-39688 |
Mar 1980 |
JPX |
60-37766 |
Feb 1985 |
JPX |
61-156862 |
Jul 1986 |
JPX |
62-114264 |
May 1987 |
JPX |
62-124765 |
Jun 1987 |
JPX |
0294472 |
Sep 1988 |
JPX |
63-318151 |
Dec 1988 |
JPX |
1-80060 |
Mar 1989 |
JPX |
64-80066 |
Mar 1989 |
JPX |
Non-Patent Literature Citations (3)
Entry |
Wakamiya et al., "Novel Stacked Capacitor Cell for 64Mb DRAM", 1989 Symposium on VLSI Technology Digest of Technical Papers, pp. 69-70. |
Kaga et al., "Crown-Type Stacked Capacitor Cell for 64 MDRAM Operative at 1.5V", The Second Proceeding of the 37th Joint Lecture Meeting on Applied Physics, 1990 p. 582. |
Koyanagi et al, "Novel High Density, Stacked Capacitor MOS RAM", 1978 International Electron Devices Meeting Technical Digest, pp. 348-351. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
13500 |
Feb 1993 |
|
Parent |
683379 |
Apr 1991 |
|