This disclosure relates generally to Field Effect Transistor (FET) Structures and more particularly to FET structures having reduced gate parasitics.
As is known in the art, as the frequency of FET (Field Effect Transistor) operation goes above 90 GHz toward THz range, both gate and channel lengths of FETs are reduced to sub-80 nm range towards 20 nm according to recent publications. At these small geometries, parasitic resistance, inductance, and capacitance of the FETs significantly affect the RF performance of the FET device, such as power, gain and efficiency. Most of attempts to increase the operating frequency of FET have focused on using smaller gate length and width, and narrow channel.
More particularly, a FET according to the PRIOR ART is shown in
Next, it is noted that the source electrode is disposed within opposing sidewalls of the mesa structure, the drain electrode is disposed within the opposing sidewalls in ohmic contact with a drain region of the mesa, and the gate electrode is disposed within opposing walls of the gate region of the mesa and that the mesa is rectangular shape. Further, it is noted that the source electrode has an inner edge extending between ends SOURCE EDGE 1, SOURCE is EDGE 2 (
In accordance with the present disclosure, a Field Effect Transistor structure is provided having: a semi-insulating substrate; a semiconductor mesa structure disposed on the substrate and having a notch in an outer sidewall of the mesa structure; a source electrode disposed within the opposing sidewalls in ohmic contact with a source region of the mesa structure; a drain electrode disposed within the opposing sidewalls in ohmic contact with a drain region of the mesa structure; and a gate electrode, having an inner portion disposed between, and laterally of, the source electrode and the drain electrode and in Schottky contact with the mesa structure, extending longitudinally towards the notch and having outer portions extending beyond the mesa structure and over portions of the substrate outside of the mesa structure.
In one embodiment, the mesa structure includes a pair of notches project inwardly towards each other and the inner portion of the gate extends longitudinally between the pair of notches.
With such an arrangement, the gate parasitics of the prior art are reduced by the formation of the notches in the mesa structure because extra gate length on top of the active region of the mesa structure is eliminated and the gate tab (or pad) disposed on the substrate off of the mesa structure is able to be positioned closer to active inner portion of the gate. With a multi-fingered gate structure, as the number of gate fingers increases, the parasitic components are multiplied and therefore the disclosed. FET structure significantly improves the performance of FETs with multiple gate fingers at high operating frequency.
The details of one or more embodiments of the disclosure are set forth in the accompanying drawings and the description below. Other features, objects, and advantages of the disclosure will be apparent from the description and drawings, and from the claims.
Like reference symbols in the various drawings indicate like elements.
Referring now to
Further, it is noted that the source electrode 22 has an inner edge 23 extending between ends SE 1 and SE2 (
It is noted that the inner portion 28a of the gate electrode 28 is elongated and the source electrode 22 and the drain electrode 26 are here also elongated along directions parallel to the direction of the elongated inner portion 28a of the gate electrode 28. It is also noted that the source electrode 22 is within opposing outer portions of the sidewalls 20 of the mesa structure. 14 separated a length Lms measured along the top surface of the mesa; the drain electrode is within opposing portions of the sidewalls 20 separated a length Lmd measured along the top surface of the mesa; and the inner portion 28a of the gate electrode 28 is within the pair of notches 18, the notches being separated a length Lmg measured along the top surface of the mesa; where Lmg is less than either one of the lengths Lmd or Lms; it here being noted that length Lmd equals length Lms. It is noted that all three lengths are measured along directions parallel to the direction of the elongated inner portion 28a of the gate electrode 28. One end of the inner portion 28a of the gate electrode 28 terminates in a gate pad 28p and a portion 28p′ of the gate pad 28p is disposed within a portion of one of the pair of notches 18, here the notch 28 on the right hand side of mesa structure 14 in
Referring now to
Referring now to
A number of embodiments of the disclosure have been described. Nevertheless, it will be understood that various modifications may be made without departing from the spirit and scope of the disclosure. Accordingly, other embodiments are within the scope of the following claims.
Number | Name | Date | Kind |
---|---|---|---|
3813585 | Tarui | May 1974 | A |
4219835 | van Loon | Aug 1980 | A |
4317125 | Hughes | Feb 1982 | A |
4321613 | Hughes | Mar 1982 | A |
4632710 | Van Rees | Dec 1986 | A |
4974039 | Schindler et al. | Nov 1990 | A |
5025296 | Fullerton | Jun 1991 | A |
5270554 | Palmour | Dec 1993 | A |
5358878 | Suchet | Oct 1994 | A |
5364816 | Boos | Nov 1994 | A |
5483089 | Terazono | Jan 1996 | A |
5689124 | Morikawa | Nov 1997 | A |
6081006 | Nelson | Jun 2000 | A |
6545543 | Nelson | Apr 2003 | B2 |
6774416 | Nelson | Aug 2004 | B2 |
7112478 | Grupp et al. | Sep 2006 | B2 |
20020014670 | Litwin | Feb 2002 | A1 |
20060084232 | Grupp | Apr 2006 | A1 |
20070111435 | Kim et al. | May 2007 | A1 |
20090090934 | Tezuka et al. | Apr 2009 | A1 |
Number | Date | Country |
---|---|---|
0 837 510 | Apr 1998 | EP |
0 837 510 | Jul 1999 | EP |
10261651 | Sep 1998 | JP |
Entry |
---|
Notification of Transmittal of the International Search Report and the Written Opinion of the International Searching Authority, or the Declaration, PCT/US2016/030868, dated Jul. 15, 2016, 1 page. |
International Search report, PCT/US2016/030868, dated Jul. 15, 2016, 4 pages. |
Written Opinion of the International Searching Authority, PCT/US2016/030868, dated Jul. 15, 2016, 6 pages. |
Notification Concerning Transmittal of International Preliminary Report on Patentability (Chapter I of the Patent Cooperation Treaty), PCT/US2016/030868, dated Nov. 23, 2017, 1 page. |
International Preliminary Report on Patentability, PCT/US2016/030868, dated Nov. 14, 2017, 1 page. |
Written Opinion of the International Searching Authority, PCT/US2016/030868, dated Nov. 14, 2017, 6 pages. |
Tsui et al, A Novel 25-nm Modified Schottky-Barrier FinFET With High Performance, IEEE Electron Letters, vol. 25, No. 6, 2004. pp. 430-432. |
Number | Date | Country | |
---|---|---|---|
20160329420 A1 | Nov 2016 | US |