Claims
- 1. A method of manufacturing integrated circuits comprising the steps of:creating source and drain regions for a first transistor; creating source and drain regions for a second transistor; creating a field oxide between the first transistor and the second transistor; forming a polysilicon gate having a top portion on at least one of said first or second transistors; and applying a layer of nitride having a thickness of between about 100 Å and about 250 Å directly over and in contact with said top portion of the polysilicon gate and field oxide layers.
- 2. The method of claim 1 further comprising the steps of:depositing a polysilicon region above the field oxide layer prior to depositing the nitride layer; and applying a layer of dielectric material above the nitride layer.
- 3. The method of claim 1 further comprising the step of:depositing the nitride layer using chemical vapor deposition.
- 4. The method of claim 1 wherein the source and drain regions of the first and second transistors are n-type implant regions.
- 5. The method of claim 1 wherein the thickness of the nitride layer is between about 150 Å and about 200 Å.
- 6. The method of claim 1 wherein the thickness of the nitride layer is about 180 Å.
Parent Case Info
This application is a Division of U.S. patent application Ser. No. 08/978,754, filed Nov. 26, 1997, now a Continued Prosecution Application.
US Referenced Citations (7)
Non-Patent Literature Citations (1)
Entry |
Stanley Wolf Silicon Processing for the VSLI Era vol. 2 Lattice Press p. 18, 1990. |