V. Subramanian et al., “A Bulk-Si-compatible Ultrathin-body SOI Technology for sub-100nm MOSFETS,” Proceedings of the 57th Annual Device Research Conference, pp. 28-29 (1999). |
Hisamoto et al., “A Folded-channel MOSFET for Deep-sub-tenth Micron Era,” 1998 IEEE International Electron Device Meeting Technical Digest, pp. 1032-1034 (1998). |
Huang et al., “Sub 50-nm FinFET: PMOS,” 1999 IEEE International Electron Device Meeting Technical Digest, pp. 67-70 (1999). |
Auth et al., Vertical, Fully-Depleted, Surrounding Gate MOSFETS on sub-0.1μm Thick Silicon Pillars, 1996 54th Annual Device Research Conference Digest, pp. 108-109 (1996). |
Hisamoto et al., “A Fully Depleted Lean-Channel Transistor (DELTA)—A Novel Vertial Ultrathin SOI MOSFET,” IEEE Electron Device Letters, v. 11(1), pp. 36-38 (1990). |
Leobandung et al., “Wire-channel and wrap-around-gate metal-oxide-semiconductor field-effect transistors with a significant reduction of short channel effects,” J. Vac. Sci. Technol. B 15(6), pp. 2791-2794 (1997). |
Auth et al., Vertical, Fully-Depleted, Surrounding Gate MOSFETS on sub-0.1μm Thick Silicon Pillars, 1996 54th Annual Device Research Conference Digest, pp. 108-109 (1996). |