Claims
- 1. A flash EEPROM memory having a storage area consisting a plurality of blocks wherein each of the blocks respectively have a plurality of addressable memory locations, and a block address converter for selecting a second of said plurality of blocks when one or more addressable memory locations of a first block are to be rewritten, wherein said block address converter selects the second of said blocks thereby changing a correspondence between an external address and an internal memory location.
- 2. A flash EEPROM according to claim 1, wherein said address converter executes address conversion by changing the most significant bit (MSB) of the address signal.
- 3. The EEPROM memory of claim 1, further comprising means for inverting an MSB address signal every time one block erasing operation is performed.
- 4. A method of storing information in a memory comprising the steps of:
- providing a plurality of blocks of information storage cells, wherein each of the plurality of blocks has a plurality of cells addressable by a plurality of common address lines and at least one block address line defining a currently active block;
- storing and accessing information in a first one of the plurality of blocks without storing or accessing information from any other one of said plurality of blocks when the block address line is a first state;
- storing and accessing information in a second one of the plurality of blocks when the block address line is a second state without accessing or storing information from any other one of the plurality of blocks; and
- changing a state of the block address line only when one or more cells of the currently active block are to be rewritten or erased.
- 5. A method of storing information comprising the steps of:
- generating a plurality of memory address signals that define a specific location and applying the memory address signals to a memory device;
- storing information in a first memory block location corresponding to the specific location when an internal MSB is set to a first state;
- retrieving information from the first memory block location;
- storing information in a second memory block location corresponding to the specific location when an internal MSB is set to a second state; and
- thereafter again storing information in the first memory block location corresponding to the specific location.
Priority Claims (2)
Number |
Date |
Country |
Kind |
4-207173 |
Jul 1992 |
JPX |
|
4-263017 |
Sep 1992 |
JPX |
|
Parent Case Info
This is a division, of application Ser. No. 08/603,381, filed Feb. 20, 1996, now abandoned, which is a continuation of Ser. No. 08/089,555 filed Jul. 12, 1993, now abandoned.
US Referenced Citations (7)
Foreign Referenced Citations (5)
Number |
Date |
Country |
0 338 317 A2 |
Oct 1989 |
EPX |
0 387 888 A2 |
Sep 1990 |
EPX |
0 438 050 A2 |
Jul 1991 |
EPX |
0 477 503 A2 |
Apr 1992 |
EPX |
WO 9210837 |
Jun 1992 |
WOX |
Non-Patent Literature Citations (3)
Entry |
"A 60-ns 16 Mb Eeprom with Program and Erase Sequence Controller", IEEE Journal of Solid-State Circuits, Nov., 1991, No. 11, Nakayama et al. |
"A 5V-Only 16 Mb Flash Memory with Sector-Erase Mode", IEEE International Solid-State Circuits Conference, Feb., 1992, Jinbo et al. |
"A New Decoding Scheme and Erase Sequence for 5V Only Sector Erasable Flash Memory", 1992 Symposium on VLSI Circuits Digest of Technical Papers, Apr., 1992, Nakayama et al. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
603381 |
Feb 1996 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
089555 |
Jul 1993 |
|