Claims
- 1. A semiconductor memory comprising:a substrate having a plurality of deep trenches formed therein, each deep trench having: a conductive buried strap formed within the trench for accessing a storage node disposed within the deep trench; an isolation layer formed from a selectively growing sub-atmospheric chemical vapor deposition material, the sub-atmospheric chemical vapor deposition material layer being formed on the buried strap by growing the sub-atmospheric chemical vapor deposition material layer at a faster rate on the buried strap than on sidewalls of the trench above the buried strap.
- 2. The semiconductor memory as recited in claim 1, wherein the isolation layer includes a ozone activated TEOS oxide.
- 3. The semiconductor memory as recited in claim 1, wherein the thickness of the isolation layer is between about 10 nm to about 200 nm.
- 4. The semiconductor memory as recited in claim 1, further comprising an access transistor including a gate formed in the trench and having at least a portion of the gate in contact with the isolation layer, the transistor having a channel formed in the substrate adjacent to the gate for electrically coupling the buried strap to a bitline.
- 5. The semiconductor memory as recited in claim 4, wherein the substrate includes a recessed portion, the recessed portion for enabling increased overlap between outdiffusion from the buried strap and the channel.
- 6. A semiconductor memory comprising:a substrate having a plurality of deep trenches formed therein, each deep trench having: vertical sidewalls; a nitride liner formed on the vertical sidewalls; a conductive buried strap formed within the trench for accessing a storage node disposed within the deep trench; an isolation layer formed from a selectively growing sub-atmospheric chemical vapor deposition material, the sub-atmospheric chemical vapor deposition material layer being formed on the buried strap by growing the sub-atmospheric chemical vapor deposition material layer at a faster rate on the buried strap than on the nitride liner on the vertical sidewalls of the trench above the buried strap.
- 7. The semiconductor memory as recited in claim 6, wherein the isolation layer includes a ozone activated TEOS oxide.
- 8. The semiconductor memory as recited in claim 6, wherein the thickness of the isolation layer is between about 10 nm to about 200 nm.
- 9. The semiconductor memory as recited in claim 6, further comprising an access transistor including a gate formed in the trench and having at least a portion of the gate in contact with the isolation layer, the transistor having a channel formed in the substrate adjacent to the gate for electrically coupling the buried strap to a bitline.
- 10. The semiconductor memory as recited in claim 9, wherein the substrate includes a recessed portion, the recessed portion for enabling increased overlap between outdiffusion from the buried strap and the channel.
Parent Case Info
This is a divisional of application Ser. No. 09/241,756 filed on Feb. 1, 1999.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5831301 |
Horak et al. |
Nov 1998 |
|
5940717 |
Rengarajan et al. |
Aug 1999 |
|
Non-Patent Literature Citations (1)
Entry |
Elbel, N.; Gabric, Z.; Langheinrich, W.; Neureither, B.; A New STI Process Based on Selective Oxide Deposition [CMOS Logic]. 1998 Digest of Technical Papers Symposium on VLSI Technology, Jun. 1998. pp. 208-209. |