The present disclosure relates generally to integrated circuit devices, and more particularly, to forming charge-storing structures in semiconductor devices.
Integrated circuits are interconnected networks of electrical components fabricated on a common foundation called a substrate. The electrical components are typically fabricated on a wafer of semiconductor material that serves as a substrate. Various fabrication techniques, such as layering, doping, masking, and etching, are used to build millions of resistors, transistors, and other electrical components on the wafer. The components are then wired together, (i.e., interconnected) to define a specific electrical circuit, such as a processor or a memory device.
There is a general desire to reduce the sizes of the various components in integrated circuit fabrication. Reducing size is generally accompanied by a reduction in cost, as more and more devices can be fabricated on a single substrate, and a reduction in power requirements, as less power is needed to switch smaller components. However, this size reduction does not come without a cost. As integrated circuit devices become smaller and smaller, charge leakage and parasitic capacitance between components become increasingly problematic. An example of the detrimental impact of charge leakage and parasitic capacitance can be seen in Flash memory devices.
Flash memory devices are one particular class of memory devices that have developed into a popular source of non-volatile memory for a wide range of electronic applications. Non-volatile memory is memory that can retain its data for an extended period without the application of power. Flash memory devices typically use a one-transistor memory cell that allows for high memory densities, high reliability, and low power consumption. Changes in threshold voltage of the cells, through programming of a charge storage node, such as a floating gate, trapping layers, or other physical phenomena, determine the data state of each cell. By defining two or more ranges of threshold voltages to each correspond to individual data states, one or more bits of information may be stored in each cell. Common uses for Flash memory and other non-volatile memory include personal computers, personal digital assistants (PDAs), digital cameras, digital media players, digital recorders, games, appliances, vehicles, wireless devices, mobile telephones, and removable memory modules. The uses for non-volatile memory continue to expand to cover more devices and larger amounts of memory.
For a Flash memory device utilizing floating-gate memory cells, where a level of charge stored on the floating-gate affects its threshold voltage, a reduction in size means less volume for charge storage. If the same material were used for the floating gates of two differently sized memory cells, the smaller memory cell would be capable of storing less charge. As a result, the smaller memory cell will have a smaller difference in its possible threshold voltages relative to the larger memory cell. Furthermore, any charge leakage, such as stress-induced gate leakage, would have a larger impact on the threshold voltage of the smaller memory cell. In addition, due to parasitic capacitive coupling to floating gates of adjacent memory cells, more margin may be required to avoid a false reading of the data state of the memory cell. Compensating for leakage and parasitic capacitance concerns with a smaller range of threshold voltages makes it increasingly difficult to distinguish between differing data states of smaller memory cells.
The inventors have appreciated that for the reasons stated above, and for other reasons that will become apparent to those skilled in the art upon reading and understanding the present specification, there is a need in the art for alternative structures and their processes in the formation of integrated circuit devices.
In the drawings, which illustrate embodiments of the invention:
In the following detailed description, reference is made to the accompanying drawings that form a part hereof, and in which is shown by way of illustration specific embodiments in which the invention may be practiced. These embodiments are described in sufficient detail to enable those of ordinary skill in the art to practice the invention, and it is to be understood that other embodiments may be utilized, and that process, chemical, structural, logical, and electrical changes may be made within the scope of the present invention.
In this description, circuits and functions may be shown in block diagram form in order not to obscure the present invention in unnecessary detail. Furthermore, specific circuit implementations shown and described are only examples and should not be construed as the only way to implement the present invention unless specified otherwise herein. Block definitions and partitioning of logic between various blocks represent a specific implementation. It will be readily apparent to one of ordinary skill in the art that the present invention may be practiced by numerous other partitioning solutions. For the most part, details concerning timing considerations and the like have been omitted where such details are not necessary to obtain a complete understanding of the present invention and are within the abilities of persons of ordinary skill in the relevant art.
Some drawings may illustrate signals as a single signal for clarity of presentation and description. It will be understood by a person of ordinary skill in the art that the signal may represent a bus of signals, wherein the bus may have a variety of bit widths and the present invention may be implemented on any number of data signals including a single data signal.
The terms “wafer” and “substrate” are to be understood as a semiconductor-based material including silicon, silicon-on-insulator (SOI) or silicon-on-sapphire (SOS) technology, thin film transistor (TFT) technology, doped and undoped semiconductors, epitaxial layers of silicon supported by a base semiconductor foundation, and other semiconductor structures. Furthermore, when reference is made to a “wafer” or “substrate” in the following description, previous process steps may have been utilized to form regions or junctions in or over the base semiconductor structure or foundation. The semiconductor need not be silicon-based, but may be based on silicon-germanium, silicon-on-insulator, silicon-on-sapphire, germanium, or gallium arsenide, among others. In addition, directional references, e.g., upper, lower, top, bottom and sides, are relative to one another and need not refer to an absolute direction.
It should be understood that any reference to an element herein using a designation such as “first,” “second,” and so forth, does not limit the quantity or order of those elements, unless such limitation is explicitly stated. Rather, these designations may be used herein as a convenient method of distinguishing between two or more elements or instances of an element. Thus, a reference to first and second elements does not mean that only two elements may be employed there or that the first element must precede the second element in some manner. Also, unless stated otherwise a set of elements may comprise one or more elements.
Also, it is noted that the embodiments may be described in terms of a process that is depicted as a flowchart, a flow diagram, a structure diagram, or a block diagram. Although a flowchart may describe operational acts as a sequential process, many of these acts can be performed in another sequence, in parallel, or substantially concurrently. In addition, the order of the acts may be re-arranged. A process is terminated when its acts are completed.
The memory device 100 includes an array of memory cells 104 arranged in rows and columns. The memory device 100, memory access device 130, or a combination thereof can include charge-storage structures formed in accordance with an embodiment of this disclosure. In a non-volatile memory embodiment, the array of memory cells 104 may include memory cells having a charge storage node in accordance with an embodiment of this disclosure. Although various embodiments will be described primarily with reference to NAND memory arrays, the various embodiments are not limited to a specific architecture of the memory cell array 104. Some examples of other array architectures suitable for the present embodiments include NOR arrays, AND arrays, and virtual ground arrays.
A row decode circuitry 108 and a column decode circuitry 110 are provided to decode address signals. Address signals are received and decoded to access the memory cell array 104. The memory device 100 also includes input/output (I/O) control circuitry 112 to manage input of commands, addresses, and data to the memory device 100 as well as output of data and status information from the memory device 100. An address register 114 is coupled between the I/O control circuitry 112 and the row decode circuitry 108 and the column decode circuitry 110 and may latch the address signals prior to decoding. A command register 124 is coupled between the I/O control circuitry 112 and control logic 116 to latch incoming commands. The control logic 116 controls access to the memory array 104 in response to the commands and generates status information for the memory access device 130. The control logic 116 controls the row decode circuitry 108 and the column decode circuitry 110 in response to values of the command register 124 and values of a control link 132.
Control logic 116 may be coupled to a cache register 118. The cache register 118 latches data, either incoming or outgoing, as directed by the control logic 116 to temporarily store data while the memory array 104 is busy writing or reading, respectively, other data. During a write operation, data is passed from the cache register 118 to a data register 120 for transfer to the memory cell array 104. New data may be latched in the cache register 118 from the I/O control circuitry 112. During a read operation, new data may be passed from the data register 120 to the cache register 118. The new data then may be passed from the cache register 118 to the I/O control circuitry 112 for output to the memory access device 130. The. A status register 122 is coupled between the I/O control circuitry 112 and the control logic 116 to latch status information for output to the memory access device 130.
The memory device 100 receives control signals at the control logic 116 from the memory access device 130 over the control link 132. As non-limiting examples, the control signals may include a chip enable CE#, a command latch enable CLE, an address latch enable ALE, and a write enable WE#. The memory device 100 receives commands (in the form of command signals), addresses (in the form of address signals), and data (in the form of data signals) from the memory access device 130 over a multiplexed I/O bus 134 and outputs data to the memory access device 130 over the I/O bus 134.
Specifically, the commands may be received over I/O pins [7:0] of the I/O bus 134 at the I/O control circuitry 112 and are written into the command register 124. The addresses may be received I/O pins [7:0] of the I/O bus 134 at the I/O control circuitry 112 and are written into the address register 114. The data may be received over I/O pins [7:0] for an 8-bit device or I/O pins [15:0] for a 16-bit device at the I/O control circuitry 112 and are written into the cache register 118. The data are subsequently written into the data register 120 for programming the memory array 104. For another embodiment, the cache register 118 may be omitted, and the data may be written directly into the data register 120. Also, data may be output over I/O pins [7:0] for an 8-bit device or I/O pins [15:0] for a 16-bit device. It will be appreciated by those skilled in the art that additional circuitry and signals can be provided and that the memory device 100 of
While
The NAND memory array 200 includes NAND strings 2061 to 206M. Each NAND string includes charge-storage transistors 2081 to 208N. The charge-storage transistors 208 represent non-volatile memory cells for storage of data. The charge-storage transistors 208 of each NAND string 206 are connected in series source to drain between a source select gate 210 (e.g., a field-effect transistor (FET)), and a drain select gate 212 (e.g., an FET).
A source of each source select gate 210 is connected to a common source line 216. The drain of each source select gate 210 is connected to the source of the first charge-storage transistor 208 of the corresponding NAND string 206. For example, the drain of source select gate 2101 is connected to the source of transistor 2081 of the corresponding NAND string 2061. A control gate 220 of each source select gate 210 is connected to source select line 214. If multiple source select gates 210 are utilized for a given NAND string 206, they could be coupled in series between the common source line 216 and the first charge-storage transistor 2081 of that NAND string 206.
The drain of each drain select gate 212 is connected to a digit line 204 for the corresponding NAND string at a drain contact 228. For example, the drain of drain select gate 2121 is connected to the bit line 2041 for the corresponding NAND string 2061 at drain contact 2281. The source of each drain select gate 212 is connected to the drain of the last charge-storage transistor 208 of the corresponding NAND string 206. For example, the source of drain select gate 2121 is connected to the drain of transistor 208N of the corresponding NAND string 2061. If multiple drain select gates 212 are utilized for a given NAND string 206, they could be coupled in series between the corresponding digit line 204 and the last floating-gate transistor 208N of that NAND string 206.
Typical construction of charge-storage transistors 208 includes a source 230 and a drain 232, a charge storage node 234, and a control gate 236, as shown in
Charge-storage transistors 308 are located at each intersection of an access line 302 and a local digit line 304. The charge-storage transistors 308 represent non-volatile memory cells for storage of data. Construction of charge-storage transistors 308 includes a source 310 and a drain 312, a charge-storage node 314, and a control gate 316, as shown in
The charge-storage transistors 308 having their control gates 316 coupled to an access line 302 typically share a common source depicted as an array source 318. As shown in
To reduce problems associated with high resistance levels, the array source 318, for example, may be regularly coupled to a metal or other highly conductive line to provide a low-resistance path to ground. The array ground 320 serves as this low-resistance path.
For one embodiment, the substrate 410 is a mono-crystalline silicon substrate 410. For a further embodiment, the substrate 410 is a p-type mono-crystalline silicon substrate 410. In still other embodiments, the substrate may include materials such as SiO2, SiON, a polysilicon.
The tunnel dielectric 420 (may also be referred to as a gate dielectric) is formed over an active region (also referred to herein as a channel region) 415 of the substrate 410, over which memory cells will be formed. The gate dielectric 420 might be formed by thermal oxidation of the substrate 410. Alternatively, the gate dielectric 420 could be formed by a blanket deposition of a dielectric material, such as by chemical vapor deposition (CVD) or physical vapor deposition (PVD).
The gate dielectric 420 may comprise any suitable composition or combination of compositions, and may, for example, include one or more of silicon dioxide and various lanthanide oxides. As non-limiting examples, the gate dielectric 420 may contain silicon oxide (SiO2), but may alternatively or additionally include high-K dielectrics such as HfO2, ZrO2, Al2O3, etc. High-K dielectrics are generally considered to be dielectrics with a dielectric constant greater than that of SiO2. The tunnel dielectric material may be formed to an equivalent silicon dioxide thickness of from about 1 nanometer to about 7 nanometers.
The charge storage node 435 can include a plurality of discrete islands 430 of charge-trapping material. The charge storage node 435 may be one or more layers capable of storing a charge indicative of a data state of the memory cell 400. The islands 430 are illustrated to comprise electrically conductive material, such as metal, but in other embodiments at least some of the islands 430 may comprise charge-trapping dielectric material. The islands 430 may correspond to nanocrystals of nanoparticles (such as, for example, nanodots 430). For the most part, the islands 430 are referred to herein as nanodots 430 and refer to discrete islands 430. As a non-limiting example, the nanodots 430 may have a size of about 15 angstroms and a relative spacing between nanodots 430 of about 15 angstroms. While illustrated with the same size and spacing in
These isolated nanodots 430 serve to store charge and can thus collectively be thought of as a charge storage node 435 in a memory cell. For some embodiments, the nanocrystals contain a metal component. For example, the nanocrystals may be formed of conductive metal nitrides or metal oxides, such as conductive refractory metal nitrides or conductive refractory metal oxides. In one embodiment, the nanocrystals are Ruthenium. As other examples, nanocrystals can be doped semiconductors (e.g., doped Ge or Si), metals (e.g., Ru, Re, Pt), metal nitrides (TiN, TaN), metal oxides (e.g., RuOx), metal alloys (e.g., RuAl, RuTi), metal-alloy-nitrides (e.g., ternary nitrides like RuAlN, TaAlN), or ruthenium rare earth combination RuRe (e.g., Lanthanum). These nanocrystals may be formed by using specific precursors to control the nanocrystal density during ALD. However, other molecular structures could be used in the charge storage node 435 provided the resulting nanocrystals serve as charge-storage sites within the bulk material.
While illustrated as a single layer of nanodots 430, those of ordinary skill in the art will recognize that embodiments of the disclosure may include charge storage nodes comprising multiple layers of nanodots 430 separated by dielectric material.
In general, the nanocrystal structures are formed of conductive materials over which a protective film 440 is formed, as is explained more fully below. As non-limiting examples, the protective film 440 may be formed to coat, encase, or encapsulate the nanocrystal structures.
An inter-gate dielectric 450 (may also be referred to as a blocking dielectric) may be formed over the charge storage node 435 and includes a dielectric material. For one embodiment, the inter-gate dielectric 450 contains silicon oxide (SiO2), but may alternatively or additionally include high-K dielectrics such as hafnium oxide (HfO2), zirconium oxide (ZrO2), aluminum oxide (Al2O3), aluminum hafnium oxide (AlHfOx), etc.
As non-limiting examples, the nanodots 430 may be formed by deposition of a thin film (specifically, a film of thickness of from about 1 nanometer to about 1.2 nanometers) followed by e-beam evaporation, by co-sputtering metal with embedding insulator, by pulsed nucleation and/or by a templated self-assembly. As another non-limiting examples, the nanodots 430 may be formed by using atomic layer deposition (ALD) and halting the process before it forms a continuous layer (i.e., while the islands 430 are in a discontinuous form).
A control gate 460 is formed over the inter-gate dielectric 450. The control gate 460 is generally one or more layers of conductive material. As non-limiting examples, the control gate 460 may include a conductively-doped polysilicon or a metal-containing layer over a polysilicon layer (e.g., a refractory metal silicide layer formed on a conductively-doped polysilicon layer). The metals of chromium (Cr), cobalt (Co), hafnium (Hf), molybdenum (Mo), niobium (Nb), tantalum (Ta), titanium (Ti), tungsten (W), vanadium (V) and zirconium (Zr) are generally recognized as refractory metals. As other examples, the control gate 460 may include multiple metal-containing layers, e.g., a titanium nitride (TiN) barrier layer over the inter-gate dielectric 450, a titanium (Ti) adhesion layer over the barrier layer and a tungsten (W) layer over the adhesion layer.
Source regions 490 and drain regions 490 are formed in or on the substrate 410 generally adjacent the gate dielectric 420. A channel region 415 of the memory cell 400 is defined by the area of the substrate 410 between the source/drain regions 490. The source/drain regions 490 will generally have a conductivity type opposite the conductivity type of the substrate 410. For example, for a p-type substrate 410, the source/drain regions 490 might have an n+-type conductivity.
In summary of
In
In
In
The gate stack may be patterned to define access lines (i.e., word lines) of a memory device. It is noted that additional layers may form the gate stack, such as barrier layers to inhibit diffusion between opposing layers or adhesion layers to promote adhesion between opposing layers. Sidewall spacers may be formed on the sidewalls of the gate stacks to protect and insulate the sidewalls.
In one or more embodiments of the present invention, the nanodots 430 may need to be protected from the formation of the inter-gate dielectric 450. For example, the nanodots 430 may be formed as ruthenium nanodots 430 and the inter-gate dielectric 450 may be formed of high-k dielectric formed with an ALD process including O3 as one of the precursors (also referred to herein as O3-based high-k dielectric). As a non-limiting example, the O3-based high-k dielectric may be HfSiOx. O3-based high-k dielectric formation may react with the ruthenium nanodots 430 to form ruthenium tetroxide (RuO4), which can be very volatile. As a result, this process may completely or partially vaporize the nanodots 430, which may eliminate too many nanodots 430, make the nanodots 430 too small, or completely remove the nanodots 430.
To fortify the ruthenium nanodots 430, or other nanodot materials susceptible to a damaging reaction with O3-based high-k dielectric formation, the protective film 440 may be formed over the nanodots 430.
In some embodiments, the protective film 440 may be formed by subjecting the ruthenium nanodots 430 to an O2 presoak at a high temperature, such as, for example, about 600° C. Exposure to O2 at a high temperature will form ruthenium dioxide (RuO2), which is more stable than the volatile RuO4. After the oxidation with O2, the protective film 440 will include RuO2 as a coating of ruthenium dioxide for the ruthenium nanodots 430. The RuO2 coating is not as reactive with O3-based high-k dielectric formation and fortifies the ruthenium nanodots 430 against subsequent harmful reactions with O3. In other embodiments, the nanodots may be formed of materials such as RuHf and RuSi, which are then subjected to the O2 presoak at a high temperature.
In some embodiments, the nanodots may be formed with an alloy of ruthenium and another material such as, for example, strontium. A SrRu alloy may be less susceptible to damage and vaporization from the formation of O3-based high-k dielectrics. The alloyed nanodots may be formed through computer PVD, PVD from a SrRu target, concurrent PVD of Ru and Sr, a CVD process, or other process to deposit both Sr and Ru on the surface for formation of nanodots. In addition, the SrRu nanodots may be oxidized to create SrRuO3, which may be even less susceptible to damage and vaporization from the formation of O3-based high-k dielectrics. As another non-limiting example, RuSr may formed with consecutive PVD of Ru and then Sr.
In other embodiments, rather than forming a protective film, the ruthenium nanodots 430 may be formed with a larger size, increased density, or a combination thereof prior to formation of the O3-based high-k dielectric.
In other embodiments, the protective film 440 may be formed by an ALD process using a water-based high-K dielectric. The ALD process includes an alternating series of self-limiting chemical reactions, called half-reactions, between gas-phase precursors and a substrate. The precursors are pulsed into the reactor in a sequential fashion, with purging of precursors in between. A series of these pulse/purge/pulse/purge cycles are used to form a continuous layer of material.
In ALD, gaseous precursors are introduced one at a time to the substrate surface mounted within a reactor (e.g., a reaction chamber). This introduction of the gaseous precursors takes the form of sequential pulses of each gaseous precursor. In a pulse of a precursor gas, the precursor gas is made to flow into a specific area or region for a short period of time. Between the pulses, the reaction chamber is purged with a gas (e.g., an inert gas), evacuated, or a combination thereof. The first precursor material to be introduced may be called the precursor, and the next material introduced may be called the reactant, but both materials are precursors to the eventual material formed by the ALD reaction, and thus both will be referred to herein as precursors.
In
As shown in
In
As shown in
In operation 702, the substrate 410 is prepared for the ALD process. For the case of forming the protective film 440, the substrate would include the gate dielectric 420 and nanodots 430. In some embodiments, the substrate 440 may include Hf, Si, or H2O at the beginning of the process. Furthermore, while the discussion starts with a hafnium precursor, in other embodiments the process may begin with, for example, silicon.
In operation 712 a hafnium precursor is pulsed into the reaction chamber to form a layer over the substrate 410. In operation 714, the hafnium precursor is purged from the reaction chamber.
In operation 722 an intermediate precursor (e.g., H2O) is pulsed into the reaction chamber to form a layer over the substrate 410. In operation 724, the intermediate precursor is purged from the reaction chamber.
In operation 732 a silicon-containing precursor is pulsed into the reaction chamber to form a layer over the substrate 410. In operation 734, the silicon-containing precursor is purged from the reaction chamber.
In operation 742 the intermediate precursor is pulsed into the reaction chamber to form a layer over the substrate 410. In operation 744, the intermediate precursor is purged from the reaction chamber.
Decision block 750 determines if more ALD cycles should be applied to achieve a desired thickness for the protective film 440. For example, for HfSiOx using water as the oxidizer, the protective film may have a nominal thickness of about 6 angstroms, which may amount to about eight cycles of the ALD process. For HfSiOx, the protective film may have a range of about 2 to 10 angstroms.
The protective film 440 may not have dielectric characteristics that are as desirable as those of O3-based high-k dielectrics. Therefore, the protective film 440 may be very thin so that better O3-based high-k dielectrics may be applied over the protective film 440. On the other hand, the protective film 440 should be thick enough to fortify the nanodots 430 against vaporization or damage due to the O3-based high-k dielectrics.
If the desired thickness for the protective film 440 has not been reached, the process continues with another cycle of ALD. If the desired thickness for the protective film 440 has been reached, the process ends.
In general, the process 700 describes formation of HfSiOx in a one-to-one ratio. However, other ratios may be formed, such as, for example, a Hf-rich ratio. The dashed lines after each of the purge operations (714, 724, and 734) indicate that the process 700 may loop back at these point to create ratios different from one-to-one. After formation of the protective film, the inter-gate dielectric 450 may be formed. Furthermore, these H2O based interface layers may be of relatively low quality and grown at low temperatures, down to room temperature. Subsequently, before forming the rest of the dielectric, the quality of the H2O based interface layers may be improved through any number of processes, such as, for example, high temperature anneal and plasma induced nitridation. Other suitable treatments to improve the oxygen diffusion barrier effectiveness of the H2O based interface layers may include incorporating other oxidants such as Fluorine.
When discussing
In operation 810, the substrate 410 is prepared for the ALD process. For the case of forming the inter-gate dielectric 450, the substrate could include the gate dielectric 420, the nanodots 430, and, if present, the protective film 430.
In operation 850A, a first O3-based high-k dielectric is formed. Operations 850A and 850B are generically illustrated as process 850. Process 850 begins with operation 852.
In operation 852 a hafnium precursor is pulsed into the reaction chamber to form a layer over the substrate 410. In operation 854, the hafnium precursor is purged from the reaction chamber.
In operation 862 an oxygen-containing precursor (e.g., O3) is pulsed into the reaction chamber to form a layer over the substrate 410. In operation 864, the oxygen-containing precursor is purged from the reaction chamber.
In operation 872 a silicon-containing precursor is pulsed into the reaction chamber to form a layer over the substrate 410. In operation 874, the silicon-containing precursor is purged from the reaction chamber.
In operation 882 the oxygen-containing precursor is pulsed into the reaction chamber to form a layer over the substrate 410. In operation 884, the oxygen-containing precursor is purged from the reaction chamber.
Decision block 890 determines if more ALD cycles should be applied to achieve a desired thickness for the O3-based high-k dielectric. As an example, when the inter-gate dielectric 450 includes the first O3-based high-k dielectric, an intermediate dielectric, and a second O3-based high-k dielectric, a desired thickness for the first O3-based high-k dielectric may have a nominal thickness of about 60 angstroms and a range of about 10 to 100 angstroms.
If the desired thickness for the O3-based high-k dielectric has not been reached the process continues with another cycle of ALD. If the desired thickness for the O3-based high-k dielectric has been reached, process 850 ends and control returns to process 800.
In some embodiments, only some of the inter-gate dielectric 450 is high-k dielectric material, and the remaining dielectric material may include any suitable dielectric composition, such as silicon dioxide. In other embodiments the inter-gate dielectric 450 may include only high-k dielectric material. Thus, the inter-gate dielectric 450 may be a single material as illustrated in
If an intermediate dielectric is desired, operation 820 is performed to form this intermediate layer on the first high-k dielectric. A desired thickness for the intermediate dielectric may have a nominal thickness of about 80 angstroms and a range of about 40 to 150 angstroms
If a second high-k dielectric is desired, operation 850B is performed, which repeats process 850 to form the second high-k dielectric. A desired thickness for the second O3-based high-k dielectric may have a nominal thickness of about 60 angstroms and a range of about 10 to 100 angstroms.
Embodiments of the present invention may include devices and methods of forming the devices that include fortified nanodots protected from damage, vaporization, or a combination thereof due to high-k dielectrics formed over the nanodots.
In some embodiments, a method of forming a floating gate includes forming a dielectric over a semiconductor and forming nanodots over portions of the dielectric to develop charge trap regions where the nanodots are formed. The nanodots are encased with a protective film comprising a water-based dielectric formed over the nanodots and the dielectric. A high-k dielectric is formed over the protective film.
In other embodiments, a method of forming a charge trap memory cell includes forming a tunnel oxide over a substrate. Floating charge-trap gates are formed over the tunnel oxide by forming nanodots on the tunnel oxide and forming a thin film of a protection layer over the nanodots and the tunnel oxide. An inter-gate dielectric, which includes an O3-based high-k dielectric, is formed over the protection layer and a control gate is formed over the inter-gate dielectric and the floating charge-trap gates.
In other embodiments, a method of forming a charge trap region includes forming a dielectric and forming ruthenium nanodots on the dielectric. The ruthenium nanodots are oxidized at a temperature above about 600° C. to form a coating of ruthenium dioxide on the ruthenium nanodots. An O3-based high-k dielectric is formed over the coating of ruthenium dioxide and the dielectric.
In yet other embodiments, a method of forming a floating gate includes forming a dielectric over a semiconductor and forming ruthenium nanodots on the dielectric. The ruthenium nanodots are doped with an additional material to form a ruthenium alloy at least on a surface of the ruthenium nanodots and an O3-based high-k dielectric is formed over the ruthenium nanodots and the dielectric.
In yet other embodiments, a method of forming a floating gate includes forming a dielectric over a semiconductor and forming an overabundance of ruthenium nanodots on the dielectric at a nanodot density that is higher than a desired nanodot density. An O3-based high-k dielectric is formed over the overabundance of the ruthenium nanodots and some of the ruthenium nanodots vaporize during the formation of the O3-based high-k dielectric to produce the desired nanodot density.
In yet other embodiments, a memory device includes an array of memory cells. At least one of the memory cells includes a tunnel dielectric, a charge storage node comprising nanodots over the tunnel dielectric, and a protective film over the nanodots. The at least one memory cell also includes an inter-gate dielectric over the protective film and a control gate over the inter-gate dielectric. The protective film is configured to protect at least some of the nanodots from vaporizing during formation of the inter-gate dielectric.
In yet other embodiments, a memory device includes an array of memory cells. At least one of the memory cells includes a tunnel dielectric and a charge storage node including nanodots over the tunnel dielectric, wherein the nanodots comprise an alloy of ruthenium and strontium. The at least one memory cell also includes an inter-gate dielectric over the charge storage node and a control gate over the inter-gate dielectric. The alloy of ruthenium and strontium is configured to protect at least some of the nanodots from vaporizing during formation of the inter-gate dielectric.
Although the present invention has been described with reference to particular embodiments, the present invention is not limited to these described embodiments. Rather, the present invention is limited only by the appended claims and their legal equivalents.
This application is a divisional of U.S. patent application Ser. No. 13/615,030, filed Sep. 13, 2012, now U.S. Pat. No. 8,987,806, issued Mar. 24, 2015, which application is a continuation of U.S. patent application Ser. No. 12/728,697, filed Mar. 22, 2010, now U.S. Pat. No. 8,288,811, issued Oct. 16, 2012, the disclosure of each of which is hereby incorporated herein in its entirety by this reference.
Number | Name | Date | Kind |
---|---|---|---|
6297095 | Muralidhar et al. | Oct 2001 | B1 |
6310376 | Ueda et al. | Oct 2001 | B1 |
6461909 | Marsh et al. | Oct 2002 | B1 |
6737313 | Marsh et al. | May 2004 | B1 |
6803272 | Halliyal et al. | Oct 2004 | B1 |
6927136 | Lung et al. | Aug 2005 | B2 |
7005697 | Batra et al. | Feb 2006 | B2 |
7053445 | Suh et al. | May 2006 | B1 |
7112485 | Vaartstra | Sep 2006 | B2 |
7199023 | Ahn et al. | Apr 2007 | B2 |
7355238 | Takata et al. | Apr 2008 | B2 |
7382017 | Duan et al. | Jun 2008 | B2 |
7485551 | Hebras | Feb 2009 | B2 |
7510931 | Park et al. | Mar 2009 | B2 |
7560769 | Sandhu et al. | Jul 2009 | B2 |
7564094 | Kim et al. | Jul 2009 | B2 |
7572695 | Ahn et al. | Aug 2009 | B2 |
7575978 | Kraus et al. | Aug 2009 | B2 |
7582549 | Ahn et al. | Sep 2009 | B2 |
7588988 | Ahn et al. | Sep 2009 | B2 |
7602030 | Ahn et al. | Oct 2009 | B2 |
7989290 | Marsh et al. | Aug 2011 | B2 |
8030161 | Duan et al. | Oct 2011 | B2 |
8071453 | Ramkumar et al. | Dec 2011 | B1 |
8093128 | Koutny, Jr. et al. | Jan 2012 | B2 |
8114735 | Kim et al. | Feb 2012 | B2 |
8143129 | Ramkumar et al. | Mar 2012 | B2 |
8163660 | Puchner et al. | Apr 2012 | B2 |
8269268 | Huo et al. | Sep 2012 | B2 |
8283261 | Ramkumar | Oct 2012 | B2 |
8288811 | Ramaswamy | Oct 2012 | B2 |
8314456 | Marsh et al. | Nov 2012 | B2 |
8318608 | Ramkumar et al. | Nov 2012 | B2 |
8530954 | Kim et al. | Sep 2013 | B2 |
8597997 | Ivanova-Hristova | Dec 2013 | B2 |
8614124 | Jenne et al. | Dec 2013 | B2 |
8823075 | Purayath | Sep 2014 | B2 |
9029936 | Purayath | May 2015 | B2 |
9331181 | Lee | May 2016 | B2 |
20050258467 | Wang et al. | Nov 2005 | A1 |
20050272238 | Phillips et al. | Dec 2005 | A1 |
20060014329 | Park et al. | Jan 2006 | A1 |
20060081911 | Batra et al. | Apr 2006 | A1 |
20060125030 | Ahn et al. | Jun 2006 | A1 |
20060234517 | Yeo et al. | Oct 2006 | A1 |
20060261441 | Marsh et al. | Nov 2006 | A1 |
20070014919 | Hamalainen et al. | Jan 2007 | A1 |
20070026621 | Cho et al. | Feb 2007 | A1 |
20070048953 | Gealy et al. | Mar 2007 | A1 |
20070054502 | Seol et al. | Mar 2007 | A1 |
20070108505 | Seol | May 2007 | A1 |
20070164572 | Pratt et al. | Jul 2007 | A9 |
20080035983 | Sandhu et al. | Feb 2008 | A1 |
20080121976 | Sandhu et al. | May 2008 | A1 |
20080135914 | Krishna et al. | Jun 2008 | A1 |
20080142878 | Choi et al. | Jun 2008 | A1 |
20080150009 | Chen | Jun 2008 | A1 |
20080246078 | Huo et al. | Oct 2008 | A1 |
20080274615 | Vaartstra | Nov 2008 | A1 |
20080296664 | Ramkumar et al. | Dec 2008 | A1 |
20090001443 | Krishnamohan et al. | Jan 2009 | A1 |
20090011585 | Marsh | Jan 2009 | A1 |
20090039417 | Chen | Feb 2009 | A1 |
20090045447 | Ramaswamy et al. | Feb 2009 | A1 |
20090090952 | Olsen | Apr 2009 | A1 |
20090097320 | Min et al. | Apr 2009 | A1 |
20090152621 | Polishchuk et al. | Jun 2009 | A1 |
20090159955 | Lee et al. | Jun 2009 | A1 |
20090191676 | Forbes | Jul 2009 | A1 |
20090212351 | Chen | Aug 2009 | A1 |
20090215255 | Millward | Aug 2009 | A1 |
20090263962 | Sandhu et al. | Oct 2009 | A1 |
20090283817 | Krishnamohan et al. | Nov 2009 | A1 |
20090302371 | Kraus et al. | Dec 2009 | A1 |
20100109074 | Seol et al. | May 2010 | A1 |
20100123222 | Ivanova-Hristova | May 2010 | A1 |
20100276747 | Lee | Nov 2010 | A1 |
20110006358 | Lee et al. | Jan 2011 | A1 |
20110180865 | Ramaswamy | Jul 2011 | A1 |
20130001673 | Ramaswamy et al. | Jan 2013 | A1 |
20130175604 | Polishchuk et al. | Jul 2013 | A1 |
20130178030 | Ramkumar et al. | Jul 2013 | A1 |
20130178031 | Ramkumar et al. | Jul 2013 | A1 |
20130210209 | Ramkumar | Aug 2013 | A1 |
20130307052 | Jenne et al. | Nov 2013 | A1 |
20130309826 | Ramkumar et al. | Nov 2013 | A1 |
Number | Date | Country |
---|---|---|
200518225 | Jun 2005 | TW |
Entry |
---|
Aarik et al., Phase Transformations in Hafnium Dioxide Thin Films Grown by Atomic Layer Deposition at High Temperatures, Applied Surface Science, vol. 173, 2001, pp. 15-21. |
Aarik et al., Influence of Substrate Temperature on Atomic Layer Growth and Properties of HfO2 Thin Films, Thin Solid Films, vol. 340, 1999, pp. 110-116. |
Akasaka et al., Material Selection for the Metal Gate/High-k Transistors, Extended Abstracts of the 2004 International Conference on Solid State Devices and Materials, Tokyo, 2004, pp. 196-197. |
Alshareef et al., Thermally Stable N-Metal Gate MOSFETs Using La-Incorporated HfSiO Dielectric, 2006 Symposium on VLSI Technology Digest of Technical Papers, IEEE, 2006, 2 pages. |
Conley, Jr. et al., Atomic Layer Deposition of Hafnium Oxide Using Anhydrous Hafnium Nitrate, Electrochemical and Solid-State Letters, vol. 5, No. 5, 2002, pp. C57-C59. |
Hirano et al., High Performance nMOSFET with HfSix/HfO2 Gate Stack by Low Temperature Process, IEEE, 2005, pp. 911-914. |
International Preliminary Report on Patentability for International Application No. PCT/US2011/028954 dated Sep. 25, 2012, 10 pages. |
International Search Report, International Application No. PCT/US2011/028954, mailed Oct. 31, 2011, four (4) pages. |
International Written Opinion of the International Searching Authority, International Application No. PCT/US2011/028954, mailed Oct. 31, 2011, nine (9) pages. |
Ramaswamy et al., Memory Cells, Methods of Forming Dielectric Materials, and methods of Forming Memory Cells, U.S. Appl. No. 12/351,099, filed Jun. 30, 2008. |
Takahashi et al., High Mobility Dual Metal Gate MOS Transistors with High-k Gate Dielectrics, Extended Abstracts of the 2004 International Conference on Solid State Devices and Materials, Tokyo, 2004, pp. 22-23. |
Number | Date | Country | |
---|---|---|---|
20150200101 A1 | Jul 2015 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13615030 | Sep 2012 | US |
Child | 14667385 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12728697 | Mar 2010 | US |
Child | 13615030 | US |