Claims
- 1. A substrate for use in the fabrication of multi-layer modules, said substrate comprising:
- a substantially planar insulating wafer having a first surface;
- a plurality of substantially identical conductive patterns formed upon the first surface of said wafer; and
- a plurality of apertures formed in said wafer, each of said apertures being configured to receive an integrated circuit chip and located to intersect one of the plurality of conductive patterns;
- said conductive patterns and said apertures positioned upon said wafer such that cutting said wafer into a plurality of segments having edge portions yields stackable layers, said stackable layers having conductive patterns positioned at the edge portions thereof to facilitate electrical interconnection between said stacked layers and external circuitry.
- 2. The substrate as recited in claim 1 wherein:
- said conductive patterns comprise a plurality of first portions formed directly upon the first surface of said wafer proximate the wafer edge portion;
- said substrate further comprises an insulating layer formed upon said wafer, formed upon the integrated circuit chip disposed within each of the apertures of said wafer, and formed upon the first portions of said conductive patterns; and
- said conductive patterns further comprises a plurality of second portions formed upon said insulating layer extending from said conductive patterned first portion to said integrated circuit chip, said second portion electrically connected to said first portion;
- wherein said conductive pattern first and second portions and said insulating layer facilitate electronic communication from the wafer edge portion to the integrated circuit disposed within each of the apertures of said wafer while providing electrical isolation among adjacent stacked layers.
- 3. The substrate as recited in claim 1 further comprising conductive conduits extending to a cut-line and having an insulator formed thereover such that cutting said wafer along said cut-line results in stackable segments, and said conductive conduits extending to the edge portions of the stackable segments such that said conductive conduits are insulated from adjacent stacked layers by said insulator.
- 4. A substrate cuttable into segments, the segments for use in the fabrication of multi-layer modules, said substrate comprising:
- a substantially planar insulating wafer;
- a plurality of cut-lines, said cut-lines defining a plurality of individual segments;
- at least one aperture formed in each of said segments and configured to receive an integrated circuit chip; and
- a plurality of substantially identical conductive patterns formed upon said segments, said conductive patterns intersecting said apertures and said cut-lines such that when said wafer is cut into individual segments, said conductive patterns will extend from the aperture formed therein to an edge of each segment.
Parent Case Info
This application is a continuation of application Ser. No. 07/626,823 filed Dec. 13, 1990, abandoned, which is a division of Ser. No. 07/385,356 filed Jul. 27, 1989, now U.S. Pat. No. 5,013,687.
US Referenced Citations (31)
Foreign Referenced Citations (6)
Number |
Date |
Country |
59-208769 |
Nov 1984 |
JPX |
62-45159 |
Feb 1987 |
JPX |
62-268146 |
Nov 1987 |
JPX |
63-168044 |
Jul 1988 |
JPX |
1-77953 |
Mar 1989 |
JPX |
1-303746 |
Dec 1989 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
385356 |
Jul 1989 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
626823 |
Dec 1990 |
|