Claims
- 1. A master slice type semiconductor device including an output buffer and an input buffer, comprising:
- a master chip having a basic cell array region and an input/output cell array region surrounding the basic cell array region;
- a plurality of basic cells, arranged in said basic cell array region, each basic cell having the same structure and including transistors for forming a main circuit;
- a plurality of input/output cells, arranged in the input/output cell array region, for forming an interface circuit for said main circuit, each said input/output cell including first transistors for forming a part of the output buffer and second transistors for forming the input buffer; and
- a transistor array, arranged between said basic cell array region and said input/output cell array region, including a plurality of transistors having an arrangement different from the arrangement of said transistors in said basic cells, the output buffer circuit being formed by said transistors of said input/output cells and said transistors of said transistor array.
- 2. A master slice type semiconductor device as set forth in claim 1, wherein at least a part of said plurality of transistors in said transistor array is used for constructing desired logic circuits regardless of whether or not said output buffer circuit is constructed.
- 3. A master slice type semiconductor device as set forth in claim 2, wherein said plurality of transistors comprise:
- at least one N channel MOS transistor array formed on said transistor array; and
- at least one P channel MOS transistor array formed on said transistor array and extending parallel to said at least one N channel MOS transistor array.
- 4. A master slice type semiconductor device as set forth in claim 3, further comprising a power supply line and a ground line extending onto said input/output cell region.
- 5. A master slice type semiconductor device as set forth in claim 1, wherein said first transistors comprise:
- an N channel MOS output transistor formed on the periphery of said basic cell array region; and
- a P channel MOS output transistor formed on the periphery of said basic cell array region, each of said N channel and P channel MOS output transistors having a larger size than that of said plurality of transistors in said transistor array.
- 6. A master slice type semiconductor device as set forth in claim 5, wherein said second transistors comprise N channel MOS transistors and P channel MOS transistors.
- 7. A master slice type semiconductor as set forth in claim 1, wherein said input/output cell array region further comprises:
- input/output pad regions, formed adjacent to said input/output cells, having input/output pads arranged thereon; and
- a protective circuit region, formed adjacent to said transistor array, for constructing a protective circuit for said input buffer circuit.
- 8. A master slice type semiconductor device as set forth in claim 1, wherein said first transistors, said second transistors, and said transistors in said transistor array are provided for constructing a bi-directional buffer circuit including said input buffer circuit and said output buffer circuit.
- 9. A master slice type semiconductor device as set forth in claim 1, wherein said transistors in said transistor array form desired logic circuits when said output buffer circuit is not constructed.
- 10. A master slice type semiconductor device as set forth in claim 9, wherein at least one of said desired logic circuits is a Schmitt trigger circuit.
- 11. A master slice type semiconductor device as set forth in claim 10, wherein at least one of said desired logic circuits is a clock gate circuit.
- 12. A master slice type semiconductor device as set forth in claim 10, wherein at least one of said desired logic circuits is a shift register for testing the circuit formed by said basic cells.
- 13. A master slice type semiconductor device as set forth in claim 10, wherein at least one of said desired logic circuits is a flip-flop.
Priority Claims (1)
Number |
Date |
Country |
Kind |
57-67139 |
Apr 1982 |
JPX |
|
Parent Case Info
This is a continuation of U.S. Application Ser. No. 928,693, filed Nov. 7, 1986, now abandoned, which is a continuation of U.S. Application Ser. No. 486,531, filed Apr. 19, 1983, now abandoned.
US Referenced Citations (5)
Continuations (2)
|
Number |
Date |
Country |
Parent |
928693 |
Nov 1986 |
|
Parent |
486531 |
Apr 1983 |
|