Kim et al., Delay fault testing of designs with embedded IP cores, Apr. 1999, Dept of Electrical Engineering and Computer Science, University of Michigan, p. 1-8.* |
McConnell et al., How we test Siemens' embedded DRAM cores, 1998, International test conference, IEEE, p. 1120-1125.* |
Touba et al., Testing embedded cores using partial isolation rings, 1997, IEEE, p. 10-16.* |
Bhatia et al., A unifying methodology for intellectual property and customer logic testing, 1196, International test conference, IEEE, p. 639-648.* |
Marinissen et al., “Towards a Standard for Embedded Core Test: An Example”, ITC International Test Conference, pp. 616-627, 1999. |
Basto et al, “Embedded X86 Testing Methodology”, ITC International Test Conference, pp. 487-492, 1999. |
Zorian et al., “Testing Embedded-Core Based System Chips”, ITC Intrnational Test Conference, pp. 130-143, 1998. |
Harrod, “Testing Reusable IP—A Case Study”, ITC International Test Conference, pp. 493-498, 1999. |
White Paper, “Solving the Challenges of Testing Small Embedded Cores and Memories Using FastScan MacroTest”, Mentor Graphics, Jan. 2000. |
EETimes.com, “Fresh test strategies needed for IP cores”, CMP Media Inc., 1998. |
Serra et al, “Digital IC Testing” and “Design for Test”, Chaps. 85.1 and 85.2, The Electrical Engineering Handbook, 1999. |