Claims
- 1. A method of forming an epitaxial semiconductor layer on a semiconductor substrate, the method comprising:providing a semiconductor substrate having a surface; growing a first epitaxial layer of semiconductor material on the surface at a first growth temperature and at a first growth rate to cover crystallographic defects in the surface; and growing a second epitaxial layer of semiconductor material on the first epitaxial layer at a second growth temperature lower than the first growth temperature and at a second growth rate higher than the first growth rate; where the first epitaxial layer prevents at least some of such crystallographic defects in the surface from propagating into the second epitaxial layer.
- 2. The method of claim 1, wherein the substrate, the first epitaxial layer, and the second epitaxial layer are silicon.
- 3. The method of claim 1, wherein the first epitaxial layer has a thickness and the second epitaxial layer has a thickness, and wherein the second epitaxial layer is thicker than the first epitaxial layer.
- 4. The method of claim 3, wherein the thickness of the first epitaxial layer is approximately 0.4 microns or less.
- 5. The method of claim 4, wherein the thickness of the second epitaxial layer is at least approximately 2 microns.
- 6. The method of claim 1, further comprising the step of etching semiconductor material from the semiconductor substrate during at least a portion of the step of growing the first epitaxial layer.
- 7. The method of claim 1, further comprising the step of reducing the growth temperature between the steps of growing the first epitaxial layer and growing the second epitaxial layer.
- 8. The method of claim 7, further comprising the step of preventing semiconductor material growth during at least a portion of the step of reducing the growth temperature.
- 9. The method of claim 1, wherein the step of growing the first epitaxial layer is mass transfer rate limited.
- 10. A method according to claim 6 wherein growing the first epitaxial layer comprises providing both a first flow of source gas and an etchant.
- 11. A method according to claim 1 wherein growing the first epitaxial layer comprises reducing the first growth temperature while at least a portion of the first epitaxial layer is being grown.
- 12. A method according to claim 1 wherein growing the first epitaxial layer comprises reducing the first growth temperature while the entire first epitaxial layer is being grown.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation of U.S. patent application Ser. No. 09/353,195, filed Jul. 14, 1999 now U.S. Pat. No. 6,190,453, for a Growth of Epitaxial Semiconductor Material with Improved Crystallographic Properties.
US Referenced Citations (8)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0897192 |
Feb 1999 |
EP |
WO 9728560 |
Aug 1997 |
WO |
Non-Patent Literature Citations (2)
Entry |
VLSI Fabrication Principles Silicon and Gallium Arsenide Second Edition, S.K. Ghandhi, Chapter 5, pp. 258-367, 1994. |
Silicon Processing for the VLSI Era vol. 1—Process Technology, S. Wolf et al., Chapter 5, pp. 124-160, 1986. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/353195 |
Jul 1999 |
US |
Child |
09/735026 |
|
US |