Hafnium tantalum oxide dielectrics

Information

  • Patent Grant
  • 8524618
  • Patent Number
    8,524,618
  • Date Filed
    Thursday, September 13, 2012
    12 years ago
  • Date Issued
    Tuesday, September 3, 2013
    11 years ago
Abstract
A dielectric layer containing a hafnium tantalum oxide film and a method of fabricating such a dielectric layer produce a dielectric layer for use in a variety of electronic devices. Embodiments include structures for capacitors, transistors, memory devices, and electronic systems with dielectric layers containing a hafnium tantalum oxide film structured as one or more monolayers.
Description
TECHNICAL FIELD

This application relates generally to semiconductor devices and device fabrication and, more particularly, to dielectric layers and their method of fabrication.


BACKGROUND

The semiconductor device industry has a market driven need to reduce the size of devices such as transistors. To reduce transistor size, the thickness of the silicon dioxide, SiO2, gate dielectric is reduced in proportion to the shrinkage of the gate length. For example, a metal-oxide-semiconductor field effect transistor (MOSFET) would use a 1.5 nm thick SiO2 gate dielectric for a gate length of 70 nm. A goal is to fabricate increasingly smaller and more reliable integrated circuits (ICs) for use in products such as processor chips, mobile telephones, and memory devices such as dynamic random access memories (DRAMs).


Currently, the semiconductor industry relies on the ability to reduce or scale the dimensions of its basic devices, primarily, the silicon based MOSFET type devices. This device scaling includes scaling the gate dielectric, which has primarily been fabricated using silicon dioxide. A thermally grown amorphous SiO2 layer provides an electrically and thermodynamically stable material, where the interface of the SiO2 layer with underlying silicon provides a high quality interface as well as superior electrical isolation properties. However, increased scaling and other requirements in microelectronic devices have created the need to use other dielectric materials as gate dielectrics.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 depicts an atomic layer deposition system for fabricating a dielectric layer containing a hafnium tantalum oxide layer, according to various embodiments.



FIG. 2 illustrates a flow diagram of elements for an embodiment of a method to form a dielectric layer containing a hafnium tantalum oxide layer by atomic layer deposition.



FIG. 3 illustrates a flow diagram of elements for an embodiment of a method to form a dielectric layer containing a hafnium tantalum oxide layer by atomic layer deposition.



FIG. 4 shows an embodiment of a configuration of a transistor having a dielectric layer containing an atomic layer deposited hafnium tantalum oxide layer.



FIG. 5 shows an embodiment of a configuration of a floating gate transistor having a dielectric layer containing an atomic layer deposited hafnium tantalum oxide layer.



FIG. 6 shows an embodiment of a configuration of a capacitor having a dielectric layer containing an atomic layer deposited hafnium tantalum oxide layer.



FIG. 7 depicts an embodiment of a dielectric layer including a nanolaminate having at least one layer containing an atomic layer deposited hafnium tantalum oxide layer.



FIG. 8 is a simplified diagram for an embodiment of a controller coupled to an electronic device, in which at least one of the two includes a dielectric layer containing an atomic layer deposited hafnium tantalum oxide layer.



FIG. 9 illustrates a diagram for an embodiment of an electronic system having devices with a dielectric film containing an atomic layer deposited hafnium tantalum oxide layer.





DETAILED DESCRIPTION

The following detailed description refers to the accompanying drawings that show, by way of illustration, specific aspects and embodiments in which the present invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the present invention. Other embodiments may be utilized and structural, logical, and electrical changes may be made without departing from the scope of the present invention. The various embodiments disclosed herein are not necessarily mutually exclusive, as some disclosed embodiments can be combined with one or more other disclosed embodiments to form new embodiments.


The terms wafer and substrate used in the following description include any structure having an exposed surface with which to form an integrated circuit (IC) structure. The term substrate is understood to include semiconductor wafers. The term substrate is also used to refer to semiconductor structures during processing, and may include other layers that have been fabricated thereupon. Both wafer and substrate include doped and undoped semiconductors, epitaxial semiconductor layers supported by a base semiconductor or insulator, as well as other semiconductor structures well known to one skilled in the art. The term conductor is understood to generally include n-type and p-type semiconductors and the term insulator or dielectric is defined to include any material that is less electrically conductive than the materials referred to as conductors or as semiconductors. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined only by the appended claims, along with the full scope of equivalents to which such claims are entitled.


A gate dielectric in a transistor has both a physical gate dielectric thickness and an equivalent oxide thickness (teq). The equivalent oxide thickness quantifies the electrical properties, such as capacitance, of the gate dielectric in terms of a representative physical thickness. teq is defined as the thickness of a theoretical SiO2 layer that would be required to have the same capacitance density as a given dielectric, ignoring leakage current and reliability considerations.


A SiO2 layer of thickness, t, deposited on a Si surface as a gate dielectric will have a teq larger than its thickness, t. This teq results from the capacitance in the surface channel on which the SiO2 is deposited due to the formation of a depletion/inversion region. This depletion/inversion region can result in teq being from 3 to 6 Angstroms (Å) larger than the SiO2 thickness, t. Thus, with the semiconductor industry driving to someday scale the gate dielectric equivalent oxide thickness to under 10 Å, the physical thickness for a SiO2 layer used for a gate dielectric would be need to be approximately 4 to 7 Å.


Additional requirements on a SiO2 layer would depend on the gate electrode used in conjunction with the SiO2 gate dielectric. Using a conventional polysilicon gate would result in an additional increase in teq for the SiO2 layer. This additional thickness could be eliminated by using a metal gate electrode, though metal gates are not currently used in typical complementary metal-oxide-semiconductor field effect transistor (CMOS) technology. Thus, future devices would be designed towards a physical SiO2 gate dielectric layer of about 5 Å or less. Such a small thickness for a SiO2 oxide layer creates additional problems.


Silicon dioxide is used as a gate dielectric, in part, due to its electrical isolation properties in a SiO2—Si based structure. This electrical isolation is due to the relatively large band gap of SiO2 (8.9 eV) making it a good insulator from electrical conduction. Signification reductions in its band gap would eliminate it as a material for a gate dielectric. As the thickness of a SiO2 layer decreases, the number of atomic layers, or monolayers of the material in the thickness decreases. At a certain thickness, the number of monolayers will be sufficiently small that the SiO2 layer will not have a complete arrangement of atoms as in a larger or bulk layer. As a result of incomplete formation relative to a bulk structure, a thin SiO2 layer of only one or two monolayers will not form a full band gap. The lack of a full band gap in a SiO2 gate dielectric may cause an effective short between an underlying Si channel and an overlying polysilicon gate. This undesirable property sets a limit on the physical thickness to which a SiO2 layer can be scaled. The minimum thickness due to this monolayer effect is thought to be about 7-8 Å. Therefore, for future devices to have a teq less than about 10 Å, other dielectrics than SiO2 need to be considered for use as a gate dielectric.


For a typical dielectric layer used as a gate dielectric, the capacitance is determined as one for a parallel plate capacitance: C=κ∈0A/t, where κ is the dielectric constant, ∈0 is the permittivity of free space, A is the area of the capacitor, and t is the thickness of the dielectric. The thickness, t, of a material is related to its teq for a given capacitance, with SiO2 having a dielectric constant κox=3.9, as

t=(κ/κox)teq=(κ/3.9)teq.

Thus, materials with a dielectric constant greater than that of SiO2, 3.9, will have a physical thickness that can be considerably larger than a desired teq, while providing the desired equivalent oxide thickness. For example, an alternate dielectric material with a dielectric constant of 10 could have a thickness of about 25.6 Å to provide a teq of 10 Å, not including any depletion/inversion layer effects. Thus, a reduced equivalent oxide thickness for transistors can be realized by using dielectric materials with higher dielectric constants than SiO2.


The thinner equivalent oxide thickness required for lower transistor operating voltages and smaller transistor dimensions may be realized by a significant number of materials, but additional fabricating requirements makes determining a suitable replacement for SiO2 difficult. The current view for the microelectronics industry is still for Si based devices. This requires that the gate dielectric employed be grown on a silicon substrate or silicon layer, which places significant constraints on the substitute dielectric material. During the formation of the dielectric on the silicon layer, a small layer of SiO2 may be formed in addition to the desired dielectric. The result would effectively be a dielectric layer consisting of two sublayers in parallel with each other and the silicon layer on which the dielectric is formed. In such a case, the resulting capacitance would be that of two dielectrics in series. As a result, the teq of the dielectric layer would be the sum of the SiO2 thickness and a multiplicative factor of the thickness, t, of the dielectric being formed, written as

teq=tSiO2+(κox/κ)t.

Thus, if a SiO2 layer is formed in the process, the teq is again limited by a SiO2 layer. In the event that a barrier layer is formed between the silicon layer and the desired dielectric in which the barrier layer prevents the formation of a SiO2 layer, the teq would be limited by the layer with the lowest dielectric constant. However, whether a single dielectric layer with a high dielectric constant or a barrier layer with a higher dielectric constant than SiO2 is employed, the layer interfacing with the silicon layer must provide a high quality interface to maintain a high channel carrier mobility.


One of the advantages in using SiO2 as a gate dielectric has been that the formation of the SiO2 layer results in an amorphous gate dielectric. Having an amorphous structure for a gate dielectric provides for reducing problems of leakage current associated with grain boundaries in polycrystalline gate dielectrics that provide high leakage paths. Additionally, grain size and orientation changes throughout a polycrystalline gate dielectric can cause variations in the film's dielectric constant, along with uniformity and surface topography problems. Typically, materials having the advantage of a high dielectric constant relative to SiO2 also have the disadvantage of a crystalline form, at least in a bulk configuration. The best candidates for replacing SiO2 as a gate dielectric are those with high dielectric constant, which can be fabricated as a thin layer with an amorphous form.


Candidates to replace SiO2 include high-κ dielectric materials. High-κ materials include materials having a dielectric constant greater than silicon dioxide, for example, dielectric materials having a dielectric constant greater than about twice the dielectric constant of silicon dioxide. Examples of such high-κ materials include Ta2O3, TiO2, Al2O3, ZrO2, HfO2, Y2O3, ZrSixOy, HfSixOy, HfSiON, and barium strontium titanate (BST). An appropriate high-κ gate dielectric to replace SiO2 should have a large energy gap (Eg) and large energy barrier heights with Si for both electrons and holes. Generally, the bandgap is inversely related to the dielectric constant for a high-κ material, which lessens some advantages of the high-κ material. Further, for integration into conventional CMOS processes, mobility degradation and electrical stability for high-κ materials may need to be considered.


Other characteristics for choosing a silicon oxide replacement include using materials that provide a sharp interface with silicon that may provide a low density of interface states, a large energy barrier from the conduction band to the Fermi level of the gate electrode to maintain leakage current at acceptable levels, and structural stability with contact electrodes and substrate material during device processing steps performed after providing the dielectric layer.


Embodiments for forming a hafnium tantalum oxide film by atomic layer deposition may provide a film having a specific stoichiometry or it may be a non-stoichiometric hafnium tantalum oxide. The expression HfxTayOz is used herein to represent a non-stoichiometric and/or a stoichiometric hafnium tantalum oxide. Embodiments of dielectric layers containing an atomic layer deposited hafnium tantalum oxide layer have a larger dielectric constant than silicon dioxide. Such dielectric layers provide a significantly thinner equivalent oxide thickness compared with a silicon oxide layer having the same physical thickness. Alternately, such dielectric layers provide a significantly thicker physical thickness than a silicon oxide layer having the same equivalent oxide thickness. This increased physical thickness aids in reducing leakage current.


Another consideration for selecting the material and method for forming a dielectric layer for use in electronic devices and systems concerns the roughness of a dielectric layer on a substrate. Surface roughness of the dielectric layer has a significant effect on the electrical properties of the gate oxide, and the resulting operating characteristics of the transistor. The leakage current through a physical 1.0 nm gate oxide increases by a factor of 10 for every 0.1 increase in the root-mean-square (RMS) roughness.


During a conventional sputtering deposition process stage, particles of the material to be deposited bombard the surface at a high energy. When a particle hits the surface, some particles adhere, and other particles cause damage. High energy impacts remove body region particles, creating pits. The surface of such a deposited layer can have a rough contour due to the rough interface at the body region.


In an embodiment, a hafnium tantalum oxide dielectric layer having a substantially smooth surface relative to other processing techniques is formed using atomic layer deposition (ALD). Further, forming such a dielectric layer using atomic layer deposition can provide for controlling transitions between material layers. Thus, atomic layer deposited hafnium tantalum oxide dielectric layers can have an engineered transition with a substrate surface.


ALD, also known as atomic layer epitaxy (ALE), is a modification of chemical vapor deposition (CVD) and is also called “alternatively pulsed-CVD.” In ALD, gaseous precursors are introduced one at a time to the substrate surface mounted within a reaction chamber (or reactor). This introduction of the gaseous precursors takes the form of pulses of each gaseous precursor. In a pulse of a precursor gas, the precursor gas is made to flow into a specific area or region for a short period of time. Between the pulses, the reaction chamber is purged with a gas, which in many cases is an inert gas, and/or evacuated.


In a chemisorption-saturated ALD (CS-ALD) process, during the first pulsing phase, reaction with the substrate occurs with the precursor saturatively chemisorbed at the substrate surface. Subsequent pulsing with a purging gas removes precursor excess from the reaction chamber.


The second pulsing phase introduces another precursor on the substrate where the growth reaction of the desired film takes place. Subsequent to the film growth reaction, reaction byproducts and precursor excess are purged from the reaction chamber. With favourable precursor chemistry where the precursors adsorb and react with each other on the substrate aggressively, one ALD cycle can be preformed in less than one second in properly designed flow type reaction chambers. Typically, precursor pulse times range from about 0.5 sec to about 2 to 3 seconds.


In ALD, the saturation of all the reaction and purging phases makes the growth self-limiting. This self-limiting growth results in large area uniformity and conformality, which has important applications for such cases as planar substrates, deep trenches, and in the processing of porous silicon and high surface area silica and alumina powders. Significantly, ALD provides for controlling film thickness in a straightforward manner by controlling the number of growth cycles.


ALD was originally developed to manufacture luminescent and dielectric layers needed in electroluminescent displays. Significant efforts have been made to apply ALD to the growth of doped zinc sulfide and alkaline earth metal sulfide films. Additionally, ALD has been studied for the growth of different epitaxial II-V and II-VI films, nonepitaxial crystalline or amorphous oxide and nitride films and multilayer structures of these. There also has been considerable interest towards the ALD growth of silicon and germanium films, but due to the difficult precursor chemistry, this has not been very successful.


The precursors used in an ALD process may be gaseous, liquid or solid. However, liquid or solid precursors should be volatile. The vapor pressure should be high enough for effective mass transportation. Also, solid and some liquid precursors may need to be heated inside the reaction chamber and introduced through heated tubes to the substrates. The necessary vapor pressure should be reached at a temperature below the substrate temperature to avoid the condensation of the precursors on the substrate. Due to the self-limiting growth mechanisms of ALD, relatively low vapor pressure solid precursors can be used, though evaporation rates may vary somewhat during the process because of changes in their surface area.


There are several other characteristics for precursors used in ALD. The precursors should be thermally stable at the substrate temperature because their decomposition would destroy the surface control and accordingly the advantages of the ALD method that relies on the reaction of the precursor at the substrate surface. A slight decomposition, if slow compared to the ALD growth, can be tolerated.


The precursors should chemisorb on or react with the surface, though the interaction between the precursor and the surface as well as the mechanism for the adsorption is different for different precursors. The molecules at the substrate surface should react aggressively with the second precursor to form the desired solid film. Additionally, precursors should not react with the film to cause etching, and precursors should not dissolve in the film. Using highly reactive precursors in ALD contrasts with the selection of precursors for conventional CVD.


The by-products in the reaction should be gaseous in order to allow their easy removal from the reaction chamber. Further, the by-products should not react or adsorb on the surface.


In a reaction sequence ALD (RS-ALD) process, the self-limiting process sequence involves sequential surface chemical reactions. RS-ALD relies on chemistry between a reactive surface and a reactive molecular precursor. In an RS-ALD process, molecular precursors are pulsed into the ALD reaction chamber separately. The metal precursor reaction at the substrate is typically followed by an inert gas pulse to remove excess precursor and by-products from the reaction chamber prior to pulsing the next precursor of the fabrication sequence.


By RS-ALD, films can be layered in equal metered sequences that are all identical in chemical kinetics, deposition per cycle, composition, and thickness. RS-ALD sequences generally deposit less than a full layer per cycle. Typically, a deposition or growth rate of about 0.25 to about 2.00 Å per RS-ALD cycle can be realized.


The advantages of RS-ALD include continuity at an interface avoiding poorly defined nucleating regions that are typical for chemical vapor deposition (<20 Å) and physical vapor deposition (<50 Å), conformality over a variety of substrate topologies due to its layer-by-layer deposition technique, use of low temperature and mildly oxidizing processes, lack of dependence on the reaction chamber, growth thickness dependent solely on the number of cycles performed, and ability to engineer multilayer laminate films with resolution of one to two monolayers. RS-ALD processes allow for deposition control on the order of monolayers and the ability to deposit monolayers of amorphous films.


Herein, a sequence refers to the ALD material formation based on an ALD reaction of one precursor with its reactant precursor. For example, forming tantalum oxide from a TaCl5 precursor and H2O, as its reactant precursor, forms an embodiment of a tantalum/oxygen sequence, which can also be referred to as a tantalum sequence. A cycle of a sequence includes pulsing a precursor, pulsing a purging gas for the precursor, pulsing a reactant precursor, and pulsing the reactant's purging gas. For an oxide compound containing two or more metals, a cycle may contain a number of sequences corresponding to each metal of the metals in the compound. However, in forming a layer of a metal species, an ALD sequence deals with reacting a precursor containing the metal species with a substrate surface. A cycle for such a metal forming sequence includes pulsing a purging gas after pulsing the precursor containing the metal species. In an embodiment, a layer of hafnium tantalum oxide is formed on a substrate mounted in a reaction chamber using ALD in repetitive tantalum sequences and hafnium sequences, using precursor gases individually pulsed into the reaction chamber. Alternately, solid or liquid precursors can be used in an appropriately designed reaction chamber.



FIG. 1 shows an embodiment of an atomic layer deposition system 100 for processing a dielectric film containing hafnium tantalum oxide. The elements depicted permit discussion of various embodiments such that those skilled in the art may practice similar embodiments without undue experimentation. In FIG. 1, a substrate 110 is located inside a reaction chamber 120 of ALD system 100. Also located within the reaction chamber 120 is a heating element 130, which is thermally coupled to substrate 110 to control the substrate temperature. A gas-distribution fixture 140 introduces precursor gases to the substrate 110. Each precursor gas originates from individual gas sources 151-154, whose flow is controlled by mass-flow controllers 156-159, respectively. Gas sources 151-154 provide a precursor gas either by storing the precursor as a gas or by providing a location and apparatus for evaporating a solid or liquid material to form the selected precursor gas.


Also included in the ALD system are purging gas sources 161, 162, each of which is coupled to mass-flow controllers 166, 167, respectively. Furthermore, additional purging gas sources can be constructed in ALD system 100, one purging gas source for each precursor gas, for example. For a process that uses the same purging gas for multiple precursor gases, fewer purging gas sources are required for ALD system 100. Gas sources 151-154 and purging gas sources 161-162 are coupled by their associated mass-flow controllers to a common gas line or conduit 170, which is coupled to the gas-distribution fixture 140 inside the reaction chamber 120. Gas conduit 170 is also coupled to vacuum pump, or exhaust pump, 181 by mass-flow controller 186 to remove excess precursor gases, purging gases, and by-product gases at the end of a purging sequence from the gas conduit.


Vacuum pump, or exhaust pump, 182 is coupled by mass-flow controller 187 to remove excess precursor gases, purging gases, and by-product gases at the end of a purging sequence from reaction chamber 120. For convenience, control displays, mounting apparatus, temperature sensing devices, substrate maneuvering apparatus, and necessary electrical connections as are known to those skilled in the art are not shown in FIG. 1. Though ALD system 100 is well suited for performing various embodiments, other commercially available ALD systems can be used.


The use, construction and fundamental operation of reaction chambers for deposition of films are understood by those of ordinary skill in the art of semiconductor fabrication. Embodiments may be practiced on a variety of such reaction chambers without undue experimentation. Furthermore, one of ordinary skill in the art will comprehend the necessary detection, measurement, and control techniques in the art of semiconductor fabrication upon studying this disclosure.


The elements of ALD system 100 can be controlled by a computer. To focus on the use of ALD system 100 in the various embodiments, the computer is not shown. Those skilled in the art can appreciate that the individual elements such as pressure control, temperature control, and gas flow within ALD system 100 can be under computer control.



FIG. 2 illustrates a flow diagram of elements for an embodiment of a method to form a dielectric layer containing a hafnium tantalum oxide layer using atomic layer deposition. Such a dielectric layer may be formed as a dielectric layer above a body region and below a gate of an electronic device. At 210, in an atomic layer deposition process a precursor containing hafnium is pulsed onto a substrate surface to deposit hafnium. The precursor may be an anhydrous hafnium nitrate. Alternatively, a hafnium halide precursor, such as HfCl4 or HfI4, may be pulsed to deposit hafnium on the substrate surface. In addition, the pulsing of the hafnium precursor may use a pulsing period that provides uniform coverage of a monolayer on the surface or may use a pulsing period that provides partial formation of a monolayer on the surface during a hafnium sequence.


At 220, a precursor containing tantalum is pulsed. In an embodiment, a tantalum ethoxide, Ta(OC2H5)5, may be used to deposit tantalum by atomic layer deposition. In an embodiment, a tantalum halide precursor, such as TaCl5, may be used to deposit tantalum by atomic layer deposition. The tantalum may be deposited before depositing hafnium in an atomic layer deposition process for forming a hafnium tantalum oxide. In addition, the pulsing of the tantalum precursor may use a pulsing period that provides uniform coverage of a monolayer on the surface or may use a pulsing period that provides partial formation of a monolayer on the surface during a tantalum sequence.


In an embodiment, a hafnium tantalum oxide may be formed substantially as a stoichiometric hafnium tantalum oxide. In an embodiment, a hafnium tantalum oxide may be formed substantially as a non-stoichiometric hafnium tantalum oxide or a combination of non-stoichiometric hafnium tantalum oxide and stoichiometric hafnium tantalum oxide. In an embodiment, a hafnium-rich hafnium tantalum oxide may be formed by atomic layer deposition. In an embodiment, a tantalum-rich hafnium tantalum oxide may be formed by atomic layer deposition. In an embodiment, an amorphous hafnium tantalum oxide may be formed by atomic layer deposition. Alternatively, the dielectric layer may be forming containing the atomic layer deposited hafnium tantalum oxide layer and one or more layers of other dielectric materials including, but not limited to, dielectric nitrides, dielectric metal silicates, dielectric metal oxides including Al2O3, HfO2, Ta2O5, and lanthanide oxides. These one or more other layers of insulating oxides may be provided in stoichiometric form, in non-stoichiometric form, or a combination of stoichiometric insulating oxides and non-stoichiometric insulating oxides.


In the various embodiments, the thickness of a HfxTayOz film is related to the number of ALD cycles performed for each metal species and the growth rate associated with the selected permutations of sequences in the cycles. As can be understood by those skilled in the art, particular effective growth rates for the engineered HfxTayOz film can be determined during normal initial testing of the ALD system for processing a hafnium tantalum oxide dielectric for a given application without undue experimentation.


Atomic layer deposition of the individual components of the hafnium tantalum oxide layer allows for individual control of each precursor pulsed into the reaction chamber. Thus, each precursor is pulsed into the reaction chamber for a predetermined period, where the predetermined period can be set separately for each precursor. Additionally, for various embodiments for ALD formation of a hafnium tantalum oxide layer, each precursor can be pulsed into the reaction under separate environmental conditions. The substrate can be maintained at a selected temperature and the reaction chamber maintained at a selected pressure independently for pulsing each precursor. Appropriate temperatures and pressures may be maintained, whether the precursor is a single precursor or a mixture of precursors. During atomic layer deposition, the pulsing of the precursor gases is separated by purging the reaction chamber with a purging gas following each pulsing of a precursor. In an embodiment, nitrogen gas is used as the purging gas following the pulsing of each precursor used in a cycle to form a film of hafnium tantalum oxide. Additionally, the reaction chamber can also be purged by evacuating the reaction chamber.


In various embodiments, the structure of the interface between the dielectric layer and the substrate on which it is disposed is controlled to limit the inclusion of silicon oxide, since a silicon oxide layer would reduce the effective dielectric constant of the dielectric layer. The material composition and its properties for an interface layer are typically dependent on process conditions and the condition of the substrate before forming the dielectric layer. Though the existence of an interface layer may effectively reduce the dielectric constant associated with the dielectric layer and its substrate interface layer, a silicon oxide interface layer or other composition interface layer, may improve the interface density, fixed charge density, and channel mobility of a device having this interface layer.



FIG. 3 illustrates a flow diagram of elements for an embodiment of a method to form a dielectric layer containing an atomic layer deposited hafnium tantalum oxide layer. This embodiment can be implemented with the atomic layer deposition system 100 of FIG. 1. At 305, a substrate 110 is prepared. The substrate used for forming a transistor is typically a silicon or silicon containing material. In other embodiments, germanium, gallium arsenide, silicon-on-sapphire substrates, silicon-on-insulator, or other suitable substrates may be used. This exemplary preparation process includes cleaning substrate 110 and forming layers and regions of the substrate, such as drains and sources of a metal oxide semiconductor (MOS) transistor, prior to forming a gate dielectric. Alternatively, these active regions may be formed after forming the dielectric layer, depending on the over-all fabrication process implemented. In an embodiment, the substrate is cleaned to provide an initial substrate depleted of its native oxide. In an embodiment, the initial substrate is cleaned also to provide a hydrogen-terminated surface. In an embodiment, a silicon substrate undergoes a final hydrofluoric (HF) rinse prior to ALD processing to provide the silicon substrate with a hydrogen-terminated surface without a native silicon oxide layer.


Cleaning immediately preceding atomic layer deposition aids in reducing an occurrence of silicon oxide as an interface between a silicon based substrate and a hafnium tantalum oxide dielectric formed using the atomic layer deposition process. The material composition and its properties of an interface layer are typically dependent on process conditions and the condition of the substrate before forming the dielectric layer. Though the existence of an interface layer may effectively reduce the dielectric constant associated with the dielectric layer and its substrate interface layer, a SiO2 interface layer or other composition interface layer, may improve the interface density, fixed charge density, and channel mobility of a device having this interface layer. In an embodiment, cleaning of the substrate surface may be followed by a surface nitridation at elevated temperatures in a nitrogen ambient. The nitrogen ambient may be a NH3 ambient. In an embodiment, the surface nitridation is conducted at about 700° C. for about 10 seconds. Such a nitridation may be conducted after defining an active area and after a pre-gate formation cleaning.


The sequencing of the formation of the regions of the transistor being processed may follow typical sequencing that is generally performed in the fabrication of a MOS transistor as is well known to those skilled in the art. Included in the processing prior to forming a gate dielectric is the masking of substrate regions to be protected during the gate dielectric formation, as is typically performed in MOS fabrication. In this embodiment, the unmasked region includes a body region of a transistor, however one skilled in the art will recognize that other semiconductor device structures may utilize this process. Additionally, the substrate 110 in its ready for processing form is conveyed into a position in reaction chamber 120 for ALD processing.


At 310, a precursor containing hafnium, such as a Hf(NO3)4 precursor, is pulsed into reaction chamber 120. The Hf(NO3)4 precursor is pulsed into reaction chamber 120 through the gas-distribution fixture 140 onto substrate 110. The flow of the HftNO3)4 precursor is controlled by mass-flow controller 156 from gas source 151, where the Hf(NO3)4 precursor is maintained. In an embodiment, the substrate temperature is maintained at temperature ranging from about 160° C. to about 350° C. In an embodiment, the substrate temperature is maintained at about 180° C. by heating element 130. The HftNO3)4 precursor reacts with the surface of the substrate 110 in the desired region defined by the unmasked areas of the substrate 110 to deposit hafnium. In other embodiments, HfCl4 is used as the precursor containing hafnium.


At 315, a first purging gas is pulsed into the reaction chamber 120. In an embodiment, nitrogen is used as a purging gas and a carrier gas. The nitrogen flow is controlled by mass-flow controller 166 from the purging gas source 161 into the gas conduit 170. Using the pure nitrogen purge avoids overlap of the precursor pulses and possible gas phase reactions. In an embodiment, argon gas or other inert gas may be used as the purging gas. Following the purge, a first oxygen-containing precursor is pulsed into the reaction chamber 120, at 320.


For a hafnium sequence using a Hf(NO3)4 precursor or a HfCl4 precursor, water vapor may be selected as the precursor acting as a reactant to deposit hafnium and oxygen on the substrate 110. The H2O vapor is pulsed into the reaction chamber 120 through gas conduit 170 from gas source 152 by mass-flow controller 157. The water vapor aggressively reacts at the surface of substrate 110.


Following the pulsing of the first oxygen-containing precursor, a second purging gas is injected into the reaction chamber 120, at 325. Nitrogen gas may be used to purge the reaction chamber after pulsing each precursor gas in the hafnium/oxygen sequence. In an embodiment, argon gas or other inert gas may be used as the purging gas. Excess precursor gas and reaction by-products are removed from the system by the purge gas in conjunction with the exhausting of the reaction chamber 120 using vacuum pump 182 through mass-flow controller 187, and exhausting of the gas conduit 170 by the vacuum pump 181 through mass-flow controller 186.


At 330, a precursor containing tantalum is pulsed into reaction chamber 120. In an embodiment, a tantalum ethoxide precursor is used. The Ta(OC2H5)5 is pulsed to the surface of the substrate 110 through gas-distribution fixture 140 from gas source 153 by mass-flow controller 158. The Ta(OC2H5)5 is introduced onto the hafnium and oxygen formed during the hafnium sequence. In an embodiment, during pulsing of the precursor containing tantalum, the substrate may be held between about 250° C. and about 350° C. by the heating element 130. In an embodiment, a tantalum halide may be used as a precursor.


At 335, a third purging gas is introduced into the system. In an embodiment, nitrogen may be used as a purging and carrier gas. Alternatively, purified argon may be used as a purging gas. The flow of the third purging gas is controlled by mass-flow controller 167 from the purging gas source 162 into the gas conduit 170 and subsequently into the reaction chamber 120.


At 340, a second oxygen-containing precursor is pulsed into the reaction chamber 120. Water vapor may be used as the precursor acting as an oxidizing reactant to interact at the substrate 110. The water vapor is pulsed into the reaction chamber 120 through gas conduit 170 from gas source 154 by mass-flow controller 159. The water vapor aggressively reacts at the surface of substrate 110 to form a hafnium tantalum oxide.


At 345, a fourth purging gas is injected into the reaction chamber 120. In an embodiment, nitrogen gas is used as the fourth purging gas to purge the reaction chamber. Alternatively, argon gas may be used as the fourth purging gas. Excess precursor gas and reaction by-products are removed from the system by the purge gas in conjunction with the exhausting of the reaction chamber 120 using vacuum pump 182 through mass-flow controller 187, and exhausting of the gas conduit 170 by the vacuum pump 181 through mass-flow controller 186.


At 350, it is determined whether the hafnium tantalum oxide film is of the desired thickness, t. The thickness of a hafnium tantalum oxide film after one cycle is determined by the pulsing periods used in the tantalum sequence and the hafnium sequence at a given temperature. Typically, at a given temperature, the pulsing periods can vary over a significant range above some minimum pulse time for the precursors, without substantially altering the growth rate. Once a set of periods for one cycle is determined, the growth rate for the hafnium tantalum oxide film will be set at a value such as N nm/cycle. For a desired hafnium tantalum oxide film thickness in an application such as forming a gate dielectric of a MOS transistor, the ALD process should be repeated for t/N cycles. The desired thickness should be completed after t/N cycles. If less than t/N cycles have been completed, the process starts over at 310 with the pulsing of the precursor containing tantalum. If t/N cycles have completed, no further ALD processing is required and the hafnium tantalum oxide film is completed. Once the total number of cycles to form the desired thickness has been completed, the dielectric film containing the hafnium tantalum oxide layer may optionally be annealed. In an embodiment, completion of a desired composition of the dielectric layer is followed by annealing in a nitrogen ambient. The annealing may be performed at about 950° C. for approximately 30 seconds. The HfxTayOz layer may be amorphous after annealing.


At 360, after forming the hafnium tantalum oxide layer, processing the device having the dielectric layer containing the hafnium tantalum oxide layer is completed. In an embodiment, completing the device includes further processing of the dielectric layer to include layers of other dielectric materials. In an embodiment, completing the device includes completing the formation of a transistor. In another embodiment, completing the device includes completing the formation of a capacitor. Alternatively, completing the process includes completing the construction of a memory device having an array with access transistors formed with gate dielectrics containing an atomic layer deposited hafnium tantalum oxide layer. Further, in another embodiment, completing the process includes the formation of an electronic system including an information handling device that uses electronic devices with transistors formed with dielectric films containing an atomic layer deposited hafnium tantalum oxide layer.


Embodiments for methods similar to the embodiment of FIG. 3 may include numerous permutations for forming the hafnium tantalum oxide layer. In an embodiment, the tantalum sequence is conducted before the hafnium sequence. A hafnium/tantalum cycle may include a number, x, of tantalum sequences and a number, y, of hafnium sequences. The number of sequences x, y may be selected to engineer the relative amounts of tantalum to hafnium. In an embodiment, the number of sequences x and y, along with associated pulsing periods and times, is selected to form a hafnium tantalum oxide with substantially equal amounts of tantalum and hafnium. In an embodiment, the number of sequences is selected with x=y. In an embodiment, the number of sequences x and y are selected to form a tantalum-rich hafnium tantalum oxide. Alternatively, the number of sequences x and y are selected to form a hafnium-rich hafnium tantalum oxide. In an embodiment, tantalum makes up about 43% of the hafnium tantalum oxide. The dielectric may be formed as HfO2 doped with Ta2O5. In an embodiment, one or more sequences of depositing tantalum metal and one or more sequences of depositing hafnium metal are conducted before introducing a reactant precursor to oxidize the tantalum and hafnium. In an embodiment using metal depositing sequences, a mixture of tantalum and hafnium may be provided on the substrate surface that is oxidized when the reactant oxidizing precursor is introduced to the substrate surface. In an embodiment, an amorphous hafnium tantalum oxide layer is formed.


In an embodiment, the hafnium tantalum oxide layer may be doped with zirconium or a lanthanide. The doping may be employed to enhance the leakage current characteristics of the dielectric layer containing the hafnium tantalum oxide by providing a disruption or perturbation of the hafnium tantalum oxide structure. Such doping may be realized by substituting a sequence of a dopant for a tantalum sequence or a hafnium sequence. The choice for substitution may depend on the form of the hafnium tantalum oxide structure with respect to the ratio of tantalum atoms to hafnium desired in the oxide. To maintain a substantially hafnium tantalum oxide, the amount of dopant inserted into the oxide may be limited to a relatively small fraction of the total number of tantalum and hafnium atoms. Such a fraction may be 10 percent or less. In an embodiment, to maintain a substantially hafnium tantalum oxide, the amount of dopant in the oxide may be limited to a relatively small fraction of the tantalum or the hafnium atoms based on which material is selected to have the smallest number of atoms. Such a fraction may be 10 percent or less.


Various embodiments for fabricating a hafnium tantalum oxide may provide a hafnium tantalum oxide that is amorphous. However, crystallization of an atomic layer deposited hafnium tantalum oxide may occur above 1000° C. Embodiments for ALD formation of a hafnium tantalum oxide layer may fabricate an electrically stable device containing this oxide layer with limited mobility degradation, in a process that provides reduced complexity.


Embodiments providing a hafnium tantalum oxide layer between a gate and a body region over which the gate is formed allows for the use of thin dielectrics in electronic devices. Such a thin dielectric may be disposed between a floating gate and a control gate above a body region in an electronic device. Dielectrics containing a hafnium tantalum oxide layer may be provided with a thickness less than 50 Å. Embodiments may include dielectrics having a thickness less than 30 Å. Further, the embodiments described herein provide a process for growing a hafnium tantalum oxide layer having a wide range of useful equivalent oxide thickness, teq, associated with a dielectric constant in the range from about 16 to about 26. This range of dielectric constants provides for a teq ranging from about 15% to about 25% relative to a given silicon dioxide thickness. In an embodiment, a dielectric layer containing a hafnium tantalum oxide layer has a teq ranging from about 4 Å to about 30 Å. In an embodiment, a dielectric layer containing a hafnium tantalum oxide layer has a teq of less than 5 Å.


Dielectric films employing a hafnium tantalum oxide layer as a replacement for a silicon oxide layer have useful characteristics in comparison with other metal oxides such as hafnium oxide. Hafnium tantalum oxide layers may be formed without an appreciable flat band voltage shift. MOS capacitors using a hafnium tantalum oxide dielectric may provide improved hysteresis characteristics as compared to HfO2. In addition, a HfxTayOz layer may provide a reduction in interface states density (Dit) compared to HfO2, where the tantalum aids in suppressing interface traps associated with HfO2. For example, a HfxTayOz layer having a Ta concentration of about 43% may yield a Dit that may be a factor of ten lower than that of hafnium oxide. Another useful characteristic associated with employing hafnium tantalum oxide as compared to hafnium oxide is a higher electron mobility in n-channel MOSFETs (NMOSFETs) using the hafnium tantalum oxide. Hafnium tantalum oxide layers used in a transistor provide higher drain current and smaller sub-threshold swing as compared to a transistor using a hafnium oxide layer. Under a 1000 second stress, a shift in threshold voltage may be about 6.2 mV, which is about a factor of twenty lower than that of pure hafnium dioxide. A transistor structure using a hafnium tantalum oxide layer may be operated without an appreciable sub-threshold voltage swing or variations in transconductance compared to such a structure using a hafnium oxide layer under similar voltage stress. Additionally, a hafnium tantalum oxide may provide improved lifetime characteristics over a hafnium oxide. The relative improvement over a hafnium oxide may depend on tantalum concentration. For example, a 10-year lifetime operating voltage of a hafnium tantalum oxide using about 43% tantalum projects to about 2.58 V, while the operating voltage of a hafnium tantalum oxide using about 29% tantalum projects to about 2.47 V, both of which are higher operating voltages than a projected voltage of 1.3V for HfO2.


It can appreciated by those skilled in the art that the elements of a method for forming an atomic layer deposited hafnium tantalum oxide film in the embodiment of FIG. 3 can be performed with various numbers of tantalum sequences relative to the number of hafnium sequences. In selecting the number of tantalum sequences and hafnium sequences relative to each other, a hafnium tantalum oxide film can be engineered with bandgap and dielectric constant characteristics ranging from that of HfO2 to that of Ta2O5 for a thin dielectric layer. In various embodiments, a dielectric layer of hafnium tantalum oxide is provided with a controlled interface between the dielectric layer and a substrate surface on which it is disposed. The selection of the ratio of tantalum to hafnium in the hafnium tantalum layer may be conducted in a trade-off process with improving the current leakage characteristics of the film. Additionally, the novel process can be implemented to form transistors, capacitors, memory devices, and other electronic systems including information handling devices.


A transistor 400 as depicted in FIG. 4 may be constructed by forming a source region 420 and a drain region 430 in a silicon based substrate 410 where source and drain regions 420, 430 are separated by a body region 432. Body region 432 defines a channel having a channel length 434. A dielectric layer is disposed on substrate 410. A gate 450 is formed over and contacts gate dielectric 440. The dielectric is formed on substrate 410. The resulting dielectric layer forms gate dielectric 440. Gate dielectric 440 may be realized as a dielectric layer formed substantially of a hafnium tantalum oxide film. Gate dielectric 440 may be a dielectric layer containing one or more layers of dielectric material in which at least one layer is hafnium tantalum oxide film.


An interfacial layer 433 may form between body region 432 and gate dielectric 440. In an embodiment, interfacial layer 433 may be limited to a relatively small thickness compared to gate dielectric 440, or to a thickness significantly less than gate dielectric 440 as to be effectively eliminated. Forming the substrate, gate, and the source and drain regions may be performed using standard processes known to those skilled in the art. Additionally, the sequencing of the various elements of the process for forming a transistor may be conducted with standard fabrication processes, also as known to those skilled in the art. In an embodiment, gate dielectric 440 may be realized as a gate insulator in a silicon CMOS transistor. Use of such a gate dielectric including an atomic layer deposited hafnium tantalum oxide layer is not limited to silicon based substrates, but may be used with a variety of semiconductor substrates.



FIG. 5 shows an embodiment of a configuration of a floating gate transistor 500 having a hafnium tantalum oxide layer. Transistor 500 includes a silicon based substrate 510 with a source 520 and a drain 530 separated by a body region 532. Body region 532 between source 520 and drain 530 defines a channel region having a channel length 534. Located above body region 532 is a stack 555 including a gate dielectric 540, a floating gate 552, a floating gate dielectric 542, and a control gate 550. In an embodiment, floating gate 552 is formed over and contacts gate dielectric 540. An interfacial layer 533 may form between body region 532 and gate dielectric 540. In an embodiment, interfacial layer 533 may be limited to a relatively small thickness compared to gate dielectric 540, or to a thickness significantly less than gate dielectric 540 as to be effectively eliminated.


Gate dielectric 540 includes a dielectric containing an atomic layer deposited hafnium tantalum oxide layer formed in embodiments similar to those described herein. Gate dielectric 540 may be realized as a dielectric layer formed substantially of hafnium tantalum oxide. Gate dielectric 540 may include multiple layers in which at least one layer is substantially hafnium tantalum oxide. In an embodiment, gate dielectric 540 may include multiple layers where a substantially hafnium tantalum oxide contacts body region 532.


In an embodiment, floating gate dielectric 542 includes a dielectric layer having an atomic layer deposited hafnium tantalum oxide layer formed in embodiments similar to those described herein. Floating gate dielectric 542 may be realized as a dielectric layer formed substantially of hafnium tantalum oxide. Floating gate dielectric 542 may include multiple layers in which at least one layer is substantially hafnium tantalum oxide. In an embodiment, control gate 550 is formed over and contacts floating gate dielectric 542.


Alternately, both gate dielectric 540 and floating gate dielectric 542 may be formed as dielectric layers including an atomic layer deposited hafnium tantalum oxide layer. Gate dielectric 540 and floating gate dielectric 542 may be realized by embodiments similar to those described herein with the remaining elements of the transistor 500 formed using processes known to those skilled in the art.


In an embodiment, gate dielectric 540 forms a tunnel gate insulator and floating gate dielectric 542 forms an inter-gate insulator in flash memory devices, where gate dielectric 540 and/or floating gate dielectric 542 include a hafnium tantalum oxide layer formed by atomic layer deposition. Use of dielectric layers configured in various embodiments is not limited to silicon based substrates, but may be used with a variety of semiconductor substrates.


The embodiments of methods for forming dielectric layers containing a hafnium tantalum oxide layer by atomic layer deposition may also be applied to forming capacitors in various integrated circuits, memory devices, and electronic systems. Such capacitors may be formed in addition to forming a transistor having a gate dielectric and/or an inter-gate dielectric containing an atomic layer deposited hafnium tantalum oxide layer. In an embodiment for forming a capacitor 600 illustrated in FIG. 6, a method includes forming a first conductive layer 610, forming a dielectric layer 620 containing a hafnium tantalum oxide layer formed by atomic layer deposition on first conductive layer 610, and forming a second conductive layer 630 on dielectric layer 620. Dielectric layer 620 including a hafnium tantalum oxide layer may be formed using any of the embodiments described herein.


An interfacial layer 615 may form between first conductive layer 610 and dielectric layer 620. In an embodiment, interfacial layer 615 may be limited to a relatively small thickness compared to dielectric layer 620, or to a thickness significantly less than dielectric layer 620 as to be effectively eliminated.


Dielectric layer 620 may be realized as a dielectric layer formed substantially of hafnium tantalum oxide. Dielectric layer 620 may include multiple layers in which at least one layer is substantially hafnium tantalum oxide. In an embodiment, dielectric layer 620 may include multiple layers where a substantially hafnium tantalum oxide film contacts first conductive layer 610. Embodiments for dielectric layer 620 in a capacitor include, but are not limited to, dielectrics in DRAM capacitors and dielectrics in capacitors in analog, radio frequency (RF), and mixed signal integrated circuits.


Various embodiments for a dielectric film containing a hafnium tantalum oxide layer formed by atomic layer deposition may provide for enhanced device performance by providing devices with reduced leakage current. In an embodiment, such improvements in leakage current characteristics may be attained by forming one or more layers of an atomic layer deposited hafnium tantalum oxide in a nanolaminate structure with other dielectric layers including other metal oxides such as tantalum oxide and/or hafnium oxide. The transition from one layer of the nanolaminate to another layer of the nanolaminate provides further disruption to a tendency for an ordered structure in the nanolaminate stack. The term “nanolaminate” means a composite film of ultra thin layers of two or more materials in a layered stack, where the layers may be alternating layers of materials of the composite film. Typically, each layer in a nanolaminate has a thickness of an order of magnitude in the nanometer range. Further, each individual material layer of the nanolaminate may have a thickness as low as a monolayer of the material or as high as 20 nanometers. In an embodiment, a TaOx/HfxTayOz nanolaminate contains layers of a tantalum oxide and a hafnium tantalum oxide. In an embodiment, a HfOx/HfxTayOz nanolaminate contains layers of a hafnium oxide and a hafnium tantalum oxide. A TaOx/HfxTayOz/HfOx nanolaminate contains layers of tantalum oxide, hafnium oxide, and hafnium tantalum oxide.



FIG. 7 depicts a nanolaminate structure 700 for an embodiment of a dielectric structure including an atomic layer deposited hafnium tantalum oxide layer. In an embodiment, nanolaminate structure 700 includes a plurality of layers 705-1, 705-2 to 705-N, where at least one layer contains a hafnium tantalum oxide film formed according to an embodiment herein. The other layers may be other dielectric layers or dielectric metal oxides. The sequencing of the layers depends on the application. In an embodiment, an atomic layer deposited hafnium tantalum oxide film is the first layer formed on a substrate. In an embodiment, nanolaminate structure 700 contains an atomic layer deposited hafnium tantalum oxide film in contact with conductive contact 710 and/or conductive contact 720. The effective dielectric constant associated with nanolaminate structure 700 is that attributable to N capacitors in series, where each capacitor has a thickness defined by the thickness of the corresponding layer. By selecting each thickness and the composition of each layer, a nanolaminate structure can be engineered to have a predetermined dielectric constant. Embodiments for structures such as nanolaminate structure 700 may be used as nanolaminate dielectrics in NROM flash memory devices as well as other integrated circuits.


Transistors, capacitors, and other devices having dielectric films containing a hafnium tantalum oxide layer formed by atomic layer deposition by various embodiments similar to the methods described herein may be implemented into memory devices and electronic systems including information handling devices. Embodiments of these information handling devices may include wireless systems, telecommunication systems, and computers. Further, embodiments of electronic devices having dielectric films containing an atomic layer deposited hafnium tantalum oxide film may be realized as integrated circuits.



FIG. 8 illustrates a diagram for an electronic system 800 having one or more devices having a dielectric layer containing an atomic layer deposited hafnium tantalum oxide layer fabricated according to various embodiments. Electronic system 800 includes a controller 805, a bus 815, and an electronic device 825, where bus 815 provides electrical conductivity between controller 805 and electronic device 825. In various embodiments, controller 805 and/or electronic device 825 include an embodiment for a dielectric layer containing an atomic layer deposited hafnium tantalum oxide layer. Electronic system 800 may include, but is not limited to, information handling devices, wireless systems, telecommunication systems, fiber optic systems, electro-optic systems, and computers.



FIG. 9 depicts a diagram of an embodiment of a system 900 having a controller 905 and a memory 925. Controller 905 and/or memory 925 may include a dielectric layer containing an atomic layer deposited hafnium tantalum oxide layer according to various embodiments. System 900 also includes an electronic device 935 and a bus 915, where bus 915 provides electrical conductivity between controller 905 and electronic device 935, and between controller 905 and memory 925. Bus 915 may include an address, a data bus, and a control bus, each independently configured. Alternately, bus 915 may use common conductive lines for providing address, data, and/or control, the use of which is regulated by controller 905. In an embodiment, electronic device 935 may be additional memory configured in a similar manner as memory 925. An embodiment may include an additional peripheral device or devices 945 coupled to bus 915. In an embodiment, controller 905 is a processor. Any of controller 905, memory 925, bus 915, electronic device 935, and peripheral devices 945 may include a dielectric layer containing an atomic layer deposited hafnium tantalum oxide layer formed according to various embodiments. System 900 may include, but is not limited to, information handling devices, telecommunication systems, and computers.


Peripheral devices 945 may include displays, additional storage memory, or other control devices that may operate in conjunction with controller 905. Alternately, peripheral devices 945 may include displays, additional storage memory, or other control devices that may operate in conjunction with controller 905 and/or memory 925.


Memory 925 may be realized as a memory device containing a dielectric layer containing an atomic layer deposited hafnium tantalum oxide layer formed according to various embodiments. It will be understood that embodiments are equally applicable to any size and type of memory circuit and are not intended to be limited to a particular type of memory device. Memory types include a DRAM, SRAM (Static Random Access Memory) or Flash memories. Additionally, the DRAM could be a synchronous DRAM commonly referred to as SGRAM (Synchronous Graphics Random Access Memory), SDRAM (Synchronous Dynamic Random Access Memory), SDRAM II, and DDR SDRAM (Double Data Rate SDRAM), as well as Synchlink or Rambus DRAMs and other emerging DRAM technologies.


Formation of a dielectric layer containing an atomic layer deposited hafnium tantalum oxide layer may be amorphous and possess smooth surfaces. Such hafnium tantalum oxide films may provide enhanced electrical properties due to their smoother surface resulting in reduced leakage current. Additionally, such dielectric layers provide a significantly thicker physical thickness than a silicon oxide layer having the same equivalent oxide thickness, where the increased thickness would also reduce leakage current. These properties of embodiments of dielectric layers allow for application as dielectric layers in numerous electronic devices and systems.


Capacitors, transistors, higher level ICs or devices including memory devices, and electronic systems are constructed utilizing the novel process for forming a dielectric film having an ultra thin equivalent oxide thickness, teq. Gate dielectric layers or films including a dielectric layer containing an atomic layer deposited hafnium tantalum oxide layer are formed having a dielectric constant (κ) substantially higher than that of silicon oxide. These dielectric films are capable of a teq thinner than SiO2 gate dielectrics of the same physical thickness. Alternately, the high dielectric constant relative to silicon dioxide allows the use of much larger physical thickness of these high-K dielectric materials for the same teq of SiO2. Forming the relatively larger thickness aids in processing gate dielectrics and other dielectric layers in electronic devices and systems.


Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that any arrangement that is calculated to achieve the same purpose may be substituted for the specific embodiments shown. This application is intended to cover any adaptations or variations of embodiments of the present invention. It is to be understood that the above description is intended to be illustrative, and not restrictive, and that the phraseology or terminology employed herein is for the purpose of description and not of limitation. Combinations of the above embodiments and other embodiments will be apparent to those of skill in the art upon studying the above description. The scope of the present invention includes any other applications in which embodiments of the above structures and fabrication methods are used. The scope of the embodiments of the present invention should be determined with reference to the appended claims, along with the full scope of equivalents to which such claims are entitled.

Claims
  • 1. A method comprising: forming a dielectric including hafnium tantalum oxide (HfxTayOz, x>0, y>0, z>0); andforming the hafnium tantalum oxide by a monolayer or partial monolayer sequencing process including conducting one or more cycles of the monolayer or partial monolayer sequencing process to form hafnium tantalum oxide in each cycle such that the monolayer or partial monolayer sequencing process in each cycle includes: pulsing a precursor containing hafnium in a first sequence of the cycle; and pulsing a precursor containing tantalum in a second sequence of the cycle, the second sequence being a non-overlapping sequence with respect to the first sequence wherein the dielectric is formed using tantalum ethoxide as a precursor.
  • 2. The method of claim 1, wherein the method includes removing reaction byproducts and precursor excess after completing each precursor pulsing.
  • 3. The method of claim 2, wherein removing reaction byproducts and precursor excess includes removing reaction byproducts and precursor excess by evacuation.
  • 4. The method of claim 1, wherein conducting one or more cycles includes conducting a number of hafnium sequences and a number of tantalum sequences in each cycle such that the number of hafnium sequences is different from the number of tantalum sequences.
  • 5. The method of claim 4, wherein conducting one or more cycles includes controlling the number of hafnium sequences and the number of tantalum sequences, forming a hafnium-rich hafnium tantalum oxide layer.
  • 6. The method of claim 4, wherein conducting one or more cycles includes controlling the number of hafnium sequences and the number of tantalum sequences, forming a tantalum-rich hafnium tantalum oxide layer.
  • 7. The method of claim 1, wherein forming the dielectric includes forming the dielectric having dielectric material different from hafnium tantalum oxide in addition to the hafnium tantalum oxide, the dielectric material selected to provide a specified characteristic.
  • 8. The method of claim 7, wherein the dielectric material is selected to provide the dielectric with a selected dielectric constant.
  • 9. The method of claim 1, wherein forming the dielectric material includes forming the dielectric having an interface region contacting a substrate on which the dielectric is formed.
  • 10. The method of claim 9, wherein forming the dielectric having an interface region includes selecting composition of the interface to attain a specified interface density, a fixed charge density, or a carrier mobility of a surface region of the substrate.
  • 11. The method of claim 1, wherein the method includes performing a surface nitridation on a surface on which the dielectric is formed.
  • 12. A method comprising: forming a dielectric including hafnium tantalum oxide (HfxTayOz, x>0, y>0, z>0); and forming the hafnium tantalum oxide by a monolayer or partial monolayer sequencing process including conducting a plurality of cycles of the monolayer or partial monolayer sequencing process to form hafnium tantalum oxide in each cycle such that the monolayer or partial monolayer sequencing process in each cycle includes: pulsing a precursor containing hafnium in a first sequence of the cycle; and pulsing a precursor containing tantalum in a second sequence of the cycle, the second sequence being a non-overlapping sequence with respect to the first sequence; and performing a cycle including substituting a sequence of a dopant for a tantalum sequence or a hafnium sequence, forming the hafnium tantalum oxide containing a dopantwherein the dielectric is formed using tantalum ethoxide as a precursor.
  • 13. The method of claim 12, wherein the dopant includes zirconium.
  • 14. The method of claim 12, wherein the dopant includes a lanthanide.
  • 15. The method of claim 12, wherein forming the hafnium tantalum oxide includes forming the hafnium tantalum oxide having an amorphous structure.
  • 16. A method comprising: forming a dielectric including a plurality of different materials including hafnium tantalum oxide (HfxTayOz, x>0, y>0, z>0); and forming the hafnium tantalum oxide by a monolayer or partial monolayer sequencing process including conducting a plurality of cycles of the monolayer or partial monolayer sequencing process to form hafnium tantalum oxide in each cycle such that the monolayer or partial monolayer sequencing process in each cycle includes: pulsing a precursor containing hafnium in a first sequence of the cycle; and pulsing a precursor containing tantalum in a second sequence of the cycle, the second sequence being a non-overlapping sequence with respect to the first sequence wherein the dielectric is formed using tantalum ethoxide as a precursor.
  • 17. The method of claim 16, wherein the plurality of different materials includes one or more of a dielectric nitride, a dielectric metal silicate, a dielectric metal oxide including Al2O3, HfO2, Ta2O5, and lanthanide oxide.
  • 18. The method of claim 16, wherein forming the dielectric includes forming the dielectric having a nanolaminate structure.
  • 19. The method of claim 18, wherein forming the nanolaminate structure disposed in a NROM flash memory.
  • 20. The method of claim 16, wherein the method includes forming a memory array on a substrate, the hafnium tantalum oxide disposed in the memory array.
Parent Case Info

This application is a Continuation of U.S. application Ser. No. 12/577,624, filed on Oct. 12, 2009, which is a Continuation of U.S. application Ser. No. 11/735,247, filed Apr. 13, 2007, now issued as U.S. Pat. No. 7,602,030, which is a divisional of U.S. application Ser. No. 11/029,757 filed Jan. 5, 2005, now issued as U.S. Pat. No. 7,560,395, which are incorporated herein by reference in their entirety.

US Referenced Citations (814)
Number Name Date Kind
3357961 Makowski et al. Dec 1967 A
3407479 Fordemwalt et al. Oct 1968 A
3595644 Hill et al. Jul 1971 A
4542870 Howell Sep 1985 A
4894801 Saito et al. Jan 1990 A
5049516 Arima Sep 1991 A
5119329 Evans et al. Jun 1992 A
5122856 Komiya Jun 1992 A
5252370 Tominaga et al. Oct 1993 A
5304622 Ikai et al. Apr 1994 A
5324683 Fitch et al. Jun 1994 A
5324980 Kusunoki Jun 1994 A
5334433 Tominaga Aug 1994 A
5353431 Doyle et al. Oct 1994 A
5364708 Tominaga Nov 1994 A
5401609 Haratani et al. Mar 1995 A
5406546 Uchiyama et al. Apr 1995 A
5418030 Tominaga et al. May 1995 A
5426603 Nakamura et al. Jun 1995 A
5430670 Rosenthal Jul 1995 A
5430706 Utsunomiya et al. Jul 1995 A
5439524 Cain et al. Aug 1995 A
5470628 Tominaga et al. Nov 1995 A
5478653 Guenzer Dec 1995 A
5498507 Handa et al. Mar 1996 A
5504376 Sugahara et al. Apr 1996 A
5523140 Tominaga et al. Jun 1996 A
5530581 Cogan Jun 1996 A
5552237 Utsunomiya et al. Sep 1996 A
5562952 Nakahigashi et al. Oct 1996 A
5569517 Tominaga et al. Oct 1996 A
5572052 Kashihara et al. Nov 1996 A
5577020 Utsunomiya et al. Nov 1996 A
5593789 Utsunomiya et al. Jan 1997 A
5593912 Rajeevakumar Jan 1997 A
5608246 Yeager et al. Mar 1997 A
5620766 Uchiyama et al. Apr 1997 A
5627012 Tominaga et al. May 1997 A
5637371 Tominaga et al. Jun 1997 A
5637372 Tominaga et al. Jun 1997 A
5637518 Prall et al. Jun 1997 A
5646583 Seabury et al. Jul 1997 A
5674563 Tarui et al. Oct 1997 A
5700567 Utsunomiya Dec 1997 A
5739524 Fally Apr 1998 A
5751021 Teraguchi May 1998 A
5777923 Lee et al. Jul 1998 A
5814584 Tauber et al. Sep 1998 A
5825046 Czubatyj et al. Oct 1998 A
5827571 Lee et al. Oct 1998 A
5891542 Tominaga et al. Apr 1999 A
5892249 Courtright et al. Apr 1999 A
5906874 Takahashi et al. May 1999 A
5958140 Arami et al. Sep 1999 A
5965323 Takahashi et al. Oct 1999 A
5981014 Tsukagoshi et al. Nov 1999 A
5991225 Forbes et al. Nov 1999 A
5999454 Smith Dec 1999 A
6002418 Yoneda et al. Dec 1999 A
6020024 Maiti et al. Feb 2000 A
6025225 Forbes et al. Feb 2000 A
6030679 Saito et al. Feb 2000 A
6034015 Lin et al. Mar 2000 A
6040030 Utsunomiya et al. Mar 2000 A
6051363 Utsunomiya et al. Apr 2000 A
6060755 Ma et al. May 2000 A
6061077 Kashiwaya et al. May 2000 A
6063705 Vaartstra May 2000 A
6072209 Noble et al. Jun 2000 A
6075691 Duenas et al. Jun 2000 A
6081287 Noshita et al. Jun 2000 A
6087067 Kato et al. Jul 2000 A
6087674 Ovshinsky et al. Jul 2000 A
6103330 Kosuda et al. Aug 2000 A
6115401 Scobey et al. Sep 2000 A
6134175 Forbes et al. Oct 2000 A
6136168 Masujima et al. Oct 2000 A
6137520 Kashiwaya et al. Oct 2000 A
6141238 Forbes et al. Oct 2000 A
6143582 Vu et al. Nov 2000 A
6146976 Stecher et al. Nov 2000 A
6153355 Takahashi et al. Nov 2000 A
6165837 Kawakubo et al. Dec 2000 A
6173379 Poplingher et al. Jan 2001 B1
6174809 Kang et al. Jan 2001 B1
6175377 Noshita et al. Jan 2001 B1
6191448 Forbes et al. Feb 2001 B1
6191470 Forbes et al. Feb 2001 B1
6200893 Sneh Mar 2001 B1
6203613 Gates et al. Mar 2001 B1
6207522 Hunt et al. Mar 2001 B1
6242157 Tominaga et al. Jun 2001 B1
6243941 Kashiwaya et al. Jun 2001 B1
6249460 Forbes et al. Jun 2001 B1
6255852 Forbes et al. Jul 2001 B1
6256052 Yoneda Jul 2001 B1
6256053 Noshita et al. Jul 2001 B1
6270835 Hunt et al. Aug 2001 B1
6274479 Srinivasan Aug 2001 B1
6274937 Ahn et al. Aug 2001 B1
6281042 Ahn et al. Aug 2001 B1
6289842 Tompa Sep 2001 B1
6297095 Muralidhar et al. Oct 2001 B1
6297103 Ahn et al. Oct 2001 B1
6297539 Ma et al. Oct 2001 B1
6313035 Sandhu et al. Nov 2001 B1
6316054 Kashiwaya et al. Nov 2001 B1
6317357 Forbes Nov 2001 B1
6329036 Kikukawa et al. Dec 2001 B1
6337704 Yamaguchi Jan 2002 B1
6337805 Forbes et al. Jan 2002 B1
6350704 Ahn et al. Feb 2002 B1
6351276 Yamaguchi Feb 2002 B1
6352591 Yieh et al. Mar 2002 B1
6358766 Kasahara Mar 2002 B1
6373740 Forbes et al. Apr 2002 B1
6381168 Forbes Apr 2002 B2
6383861 Gonzalez et al. May 2002 B1
6392257 Ramdani et al. May 2002 B1
6395650 Callegari et al. May 2002 B1
6406772 Tominaga et al. Jun 2002 B2
6407427 Oh Jun 2002 B1
6407435 Ma et al. Jun 2002 B1
6410368 Kawasaki et al. Jun 2002 B1
6418050 Forbes Jul 2002 B2
6420279 Ono et al. Jul 2002 B1
6426245 Kawasaki et al. Jul 2002 B1
6429065 Forbes Aug 2002 B2
6433993 Hunt et al. Aug 2002 B1
6434041 Forbes et al. Aug 2002 B2
6441417 Zhang et al. Aug 2002 B1
6444592 Ballantine et al. Sep 2002 B1
6454912 Ahn et al. Sep 2002 B1
6456535 Forbes et al. Sep 2002 B2
6461710 Kikukawa et al. Oct 2002 B1
6465298 Forbes et al. Oct 2002 B2
6465853 Hobbs et al. Oct 2002 B1
6492233 Forbes et al. Dec 2002 B2
6492659 Yamazaki et al. Dec 2002 B1
6495436 Ahn et al. Dec 2002 B2
6498065 Forbes et al. Dec 2002 B1
6509280 Choi Jan 2003 B2
6514808 Samavedam Feb 2003 B1
6514820 Ahn et al. Feb 2003 B2
6514828 Ahn et al. Feb 2003 B2
6531354 Maria et al. Mar 2003 B2
6534420 Ahn et al. Mar 2003 B2
6537721 Inoue et al. Mar 2003 B2
6538330 Forbes Mar 2003 B1
6541079 Bojarczuk, Jr. et al. Apr 2003 B1
6541280 Kaushik et al. Apr 2003 B2
6544846 Ahn et al. Apr 2003 B2
6551893 Zheng et al. Apr 2003 B1
6551929 Kori et al. Apr 2003 B1
6552383 Ahn et al. Apr 2003 B2
6555875 Kawasaki et al. Apr 2003 B2
6558563 Kashiwaya et al. May 2003 B2
6559014 Jeon May 2003 B1
6566147 Basceri et al. May 2003 B2
6570248 Ahn et al. May 2003 B1
6586797 Forbes et al. Jul 2003 B2
6592942 Van Wijck Jul 2003 B1
6597037 Forbes et al. Jul 2003 B1
6599788 Kawasaki et al. Jul 2003 B1
6600339 Forbes et al. Jul 2003 B2
6608378 Ahn et al. Aug 2003 B2
6613695 Pomarede et al. Sep 2003 B2
6620752 Messing et al. Sep 2003 B2
6624013 Kawasaki et al. Sep 2003 B2
6632279 Ritala et al. Oct 2003 B1
6638859 Sneh et al. Oct 2003 B2
6642573 Halliyal et al. Nov 2003 B1
6652924 Sherman Nov 2003 B2
6653657 Kawasaki et al. Nov 2003 B2
6660660 Haukka et al. Dec 2003 B2
6661058 Ahn et al. Dec 2003 B2
6673701 Marsh et al. Jan 2004 B1
6674138 Halliyal et al. Jan 2004 B1
6686212 Conley, Jr. et al. Feb 2004 B1
6688951 Kashiwaya et al. Feb 2004 B2
6699747 Ruff et al. Mar 2004 B2
6709989 Ramdani et al. Mar 2004 B2
6710538 Ahn et al. Mar 2004 B1
6713812 Hoefler et al. Mar 2004 B1
6720221 Ahn et al. Apr 2004 B1
6728092 Hunt et al. Apr 2004 B2
6730163 Vaartstra May 2004 B2
6730164 Vaartstra et al. May 2004 B2
6731531 Forbes et al. May 2004 B1
6731590 Shingai et al. May 2004 B1
6734480 Chung et al. May 2004 B2
6734510 Forbes et al. May 2004 B2
6737740 Forbes et al. May 2004 B2
6737887 Forbes et al. May 2004 B2
6748959 Kashiwaya et al. Jun 2004 B1
6750126 Visokay et al. Jun 2004 B1
6753567 Maria et al. Jun 2004 B2
6754108 Forbes Jun 2004 B2
6756298 Ahn et al. Jun 2004 B2
6760257 Huang et al. Jul 2004 B2
6762081 Yamazaki et al. Jul 2004 B2
6762114 Chambers Jul 2004 B1
6764919 Yu et al. Jul 2004 B2
6764941 Yang et al. Jul 2004 B2
6767582 Elers Jul 2004 B1
6767795 Ahn et al. Jul 2004 B2
6770536 Wilk et al. Aug 2004 B2
6770923 Nguyen et al. Aug 2004 B2
6774050 Ahn et al. Aug 2004 B2
6777353 Putkonen Aug 2004 B2
6778441 Forbes et al. Aug 2004 B2
6780704 Raaijmakers et al. Aug 2004 B1
6784045 Price et al. Aug 2004 B1
6784049 Vaartstra Aug 2004 B2
6784101 Yu et al. Aug 2004 B1
6787370 Forbes Sep 2004 B2
6787413 Ahn Sep 2004 B2
6787888 Forbes et al. Sep 2004 B2
6790791 Ahn et al. Sep 2004 B2
6794255 Forbes et al. Sep 2004 B1
6794284 Vaartstra Sep 2004 B2
6794315 Klemperer et al. Sep 2004 B1
6794709 Ahn et al. Sep 2004 B2
6794735 Forbes et al. Sep 2004 B2
6800567 Cho Oct 2004 B2
6803311 Choi Oct 2004 B2
6803326 Ahn et al. Oct 2004 B2
6804136 Forbes Oct 2004 B2
6806211 Shinriki et al. Oct 2004 B2
6808978 Kim Oct 2004 B2
6809370 Colombo et al. Oct 2004 B1
6812100 Ahn et al. Nov 2004 B2
6812137 Forbes et al. Nov 2004 B2
6812157 Gadgil Nov 2004 B1
6812517 Baker Nov 2004 B2
6815804 Forbes Nov 2004 B2
6818067 Doering et al. Nov 2004 B2
6821862 Cho Nov 2004 B2
6821873 Visokay et al. Nov 2004 B2
6828632 Bhattacharyya Dec 2004 B2
6828656 Forbes et al. Dec 2004 B2
6831315 Raaijmakers et al. Dec 2004 B2
6833285 Ahn et al. Dec 2004 B1
6833308 Ahn et al. Dec 2004 B2
6833317 Forbes et al. Dec 2004 B2
6835111 Ahn et al. Dec 2004 B2
6844203 Ahn et al. Jan 2005 B2
6844249 Kawasaki et al. Jan 2005 B2
6844256 Forbes et al. Jan 2005 B2
6844260 Sarigiannis et al. Jan 2005 B2
6844604 Lee et al. Jan 2005 B2
6846738 Forbes et al. Jan 2005 B2
6852613 Forbes et al. Feb 2005 B2
6852645 Colombo et al. Feb 2005 B2
6858120 Ahn et al. Feb 2005 B2
6858444 Ahn et al. Feb 2005 B2
6858865 Ahn et al. Feb 2005 B2
6863725 Vaartstra et al. Mar 2005 B2
6884706 Forbes et al. Apr 2005 B2
6884719 Chang et al. Apr 2005 B2
6884739 Ahn et al. Apr 2005 B2
6888739 Forbes May 2005 B2
6890843 Forbes et al. May 2005 B2
6893984 Ahn et al. May 2005 B2
6900122 Ahn et al. May 2005 B2
6900481 Jin et al. May 2005 B2
6909156 Aoyama Jun 2005 B2
6914800 Ahn et al. Jul 2005 B2
6919266 Ahn et al. Jul 2005 B2
6921702 Ahn et al. Jul 2005 B2
6929830 Tei et al. Aug 2005 B2
6929840 Hosoda et al. Aug 2005 B2
6930059 Conley et al. Aug 2005 B2
6930346 Ahn et al. Aug 2005 B2
6933225 Werkhoven et al. Aug 2005 B2
6936508 Visokay et al. Aug 2005 B2
6949433 Hidehiko et al. Sep 2005 B1
6952032 Forbes et al. Oct 2005 B2
6953730 Ahn et al. Oct 2005 B2
6955968 Forbes et al. Oct 2005 B2
6958300 Vaartstra et al. Oct 2005 B2
6958302 Ahn et al. Oct 2005 B2
6958937 Forbes et al. Oct 2005 B2
6960538 Ahn et al. Nov 2005 B2
6963103 Forbes Nov 2005 B2
6967154 Meng et al. Nov 2005 B2
6967159 Vaartstra Nov 2005 B2
6970053 Akram et al. Nov 2005 B2
6979623 Rotondaro et al. Dec 2005 B2
6979855 Ahn et al. Dec 2005 B2
6982230 Cabral, Jr. et al. Jan 2006 B2
6984591 Buchanan et al. Jan 2006 B1
6984592 Vaartstra Jan 2006 B2
6989565 Aronowitz et al. Jan 2006 B1
6989573 Ahn et al. Jan 2006 B2
6995081 Vaartstra Feb 2006 B2
6995437 Kinoshita et al. Feb 2006 B1
7012297 Bhattacharyya Mar 2006 B2
7012311 Ohmi et al. Mar 2006 B2
7014903 Takasaki et al. Mar 2006 B2
7015534 Colombo Mar 2006 B2
7018694 Hosoda et al. Mar 2006 B2
7018695 Kakiuchi et al. Mar 2006 B2
7018868 Yang et al. Mar 2006 B1
7019351 Eppich et al. Mar 2006 B2
7025894 Hess et al. Apr 2006 B2
7026694 Ahn et al. Apr 2006 B2
7030042 Vaartstra et al. Apr 2006 B2
7037574 Paranjpe et al. May 2006 B2
7037862 Ahn et al. May 2006 B2
7041609 Vaartstra May 2006 B2
7042043 Forbes et al. May 2006 B2
7045430 Ahn et al. May 2006 B2
7045431 Rotondaro et al. May 2006 B2
7049192 Ahn et al. May 2006 B2
7064048 Lai et al. Jun 2006 B2
7064058 Ahn et al. Jun 2006 B2
7068544 Forbes et al. Jun 2006 B2
7071066 Wang et al. Jul 2006 B2
7074673 Forbes Jul 2006 B2
7075829 Forbes Jul 2006 B2
7077902 Vaartstra Jul 2006 B2
7081421 Ahn et al. Jul 2006 B2
7084078 Ahn et al. Aug 2006 B2
7087481 Vaartstra et al. Aug 2006 B2
7087954 Forbes Aug 2006 B2
7091119 Colombo Aug 2006 B2
7101813 Ahn et al. Sep 2006 B2
7112485 Vaartstra Sep 2006 B2
7112841 Eldridge et al. Sep 2006 B2
7115166 Vaartstra et al. Oct 2006 B2
7115528 Vaartstra et al. Oct 2006 B2
7115530 Quevedo-Lopez et al. Oct 2006 B2
7122409 Kawasaki et al. Oct 2006 B2
7122415 Jang et al. Oct 2006 B2
7122464 Vaartstra Oct 2006 B2
7125815 Vaartstra Oct 2006 B2
7129553 Ahn et al. Oct 2006 B2
7135361 Visokay et al. Nov 2006 B2
7135369 Ahn et al. Nov 2006 B2
7135370 Baker Nov 2006 B2
7135421 Ahn et al. Nov 2006 B2
7135734 Eldridge et al. Nov 2006 B2
7136343 Inoue et al. Nov 2006 B2
7141278 Koh et al. Nov 2006 B2
7141288 Inoue et al. Nov 2006 B2
7141289 Inoue et al. Nov 2006 B2
7144825 Adetutu et al. Dec 2006 B2
7148546 Visokay et al. Dec 2006 B2
7154836 Inoue et al. Dec 2006 B2
7157128 Inoue et al. Jan 2007 B2
7160577 Ahn et al. Jan 2007 B2
7160597 Inoue et al. Jan 2007 B2
7160817 Marsh Jan 2007 B2
7161894 Judge Jan 2007 B2
7166347 Inoue et al. Jan 2007 B2
7166886 Forbes Jan 2007 B2
7167440 Inoue et al. Jan 2007 B2
7169673 Ahn et al. Jan 2007 B2
7182990 Inoue et al. Feb 2007 B2
7183186 Ahn et al. Feb 2007 B2
7187587 Forbes Mar 2007 B2
7192824 Ahn et al. Mar 2007 B2
7192892 Ahn et al. Mar 2007 B2
7195999 Forbes et al. Mar 2007 B2
7196007 Vaartstra Mar 2007 B2
7199023 Ahn et al. Apr 2007 B2
7205218 Ahn et al. Apr 2007 B2
7205620 Ahn et al. Apr 2007 B2
7208793 Bhattacharyya Apr 2007 B2
7208804 Ahn et al. Apr 2007 B2
7211492 Forbes et May 2007 B2
7214416 Nakai et al. May 2007 B2
7214994 Forbes et al. May 2007 B2
7221017 Forbes et al. May 2007 B2
7221586 Forbes et al. May 2007 B2
7235501 Ahn et al. Jun 2007 B2
7235854 Ahn et al. Jun 2007 B2
7250338 Bhattacharyya Jul 2007 B2
7250367 Vaartstra et al. Jul 2007 B2
7253122 Vaartstra Aug 2007 B2
7259434 Ahn et al. Aug 2007 B2
7271077 Vaartstra et al. Sep 2007 B2
7274067 Forbes Sep 2007 B2
7279413 Park et al. Oct 2007 B2
7279732 Meng et al. Oct 2007 B2
7291526 Li Nov 2007 B2
7294556 Vaartstra Nov 2007 B2
7297617 Farrar et al. Nov 2007 B2
7300870 Vaartstra Nov 2007 B2
7301221 Farrar et al. Nov 2007 B2
7309664 Marzolin et al. Dec 2007 B1
7312494 Ahn et al. Dec 2007 B2
7326980 Ahn et al. Feb 2008 B2
7332442 Vaartstra et al. Feb 2008 B2
7368402 Vaartstra May 2008 B2
7374617 Vaartstra May 2008 B2
7410668 Ahn Aug 2008 B2
7410910 Ahn et al. Aug 2008 B2
7410917 Ahn et al. Aug 2008 B2
7410918 Vaartstra Aug 2008 B2
7411237 Ahn et al. Aug 2008 B2
7432548 Forbes et al. Oct 2008 B2
7439194 Ahn et al. Oct 2008 B2
7498230 Ahn et al. Mar 2009 B2
7517783 Ahn et al. Apr 2009 B2
7544604 Forbes et al. Jun 2009 B2
7563730 Forbes et al. Jul 2009 B2
7605030 Forbes et al. Oct 2009 B2
7858464 Chae et al. Dec 2010 B2
8114763 Forbes et al. Feb 2012 B2
8278225 Ahn et al. Oct 2012 B2
20010002280 Sneh May 2001 A1
20010005625 Sun Jun 2001 A1
20010009383 Nakayama et al. Jul 2001 A1
20010009695 Saanila et al. Jul 2001 A1
20010010957 Forbes et al. Aug 2001 A1
20010014526 Clevenger et al. Aug 2001 A1
20010015441 Kawasaki et al. Aug 2001 A1
20010019876 Juengling et al. Sep 2001 A1
20010024387 Raaijmakers et al. Sep 2001 A1
20010030352 Ruf et al. Oct 2001 A1
20010031332 Tominaga et al. Oct 2001 A1
20010032995 Maria et al. Oct 2001 A1
20010034117 Eldridge et al. Oct 2001 A1
20010050438 Juengling et al. Dec 2001 A1
20010052752 Ghosh et al. Dec 2001 A1
20010053096 Forbes et al. Dec 2001 A1
20010053577 Forbes et al. Dec 2001 A1
20010054598 Kashiwaya et al. Dec 2001 A1
20020001219 Forbes et al. Jan 2002 A1
20020001971 Cho Jan 2002 A1
20020003403 Ghosh et al. Jan 2002 A1
20020004276 Ahn et al. Jan 2002 A1
20020004277 Ahn et al. Jan 2002 A1
20020019116 Sandhu et al. Feb 2002 A1
20020019125 Juengling et al. Feb 2002 A1
20020024080 Derderian et al. Feb 2002 A1
20020025628 Derderian et al. Feb 2002 A1
20020037603 Eldridge et al. Mar 2002 A1
20020046705 Sandhu et al. Apr 2002 A1
20020053869 Ahn et al. May 2002 A1
20020068466 Lee et al. Jun 2002 A1
20020072164 Umotoy et al. Jun 2002 A1
20020086507 Park et al. Jul 2002 A1
20020094632 Agarwal et al. Jul 2002 A1
20020100418 Sandhu et al. Aug 2002 A1
20020102818 Sandhu et al. Aug 2002 A1
20020105087 Forbes et al. Aug 2002 A1
20020110991 Li Aug 2002 A1
20020111001 Ahn et al. Aug 2002 A1
20020117704 Gonzalez Aug 2002 A1
20020121665 Kawasaki et al. Sep 2002 A1
20020122885 Ahn Sep 2002 A1
20020130378 Forbes et al. Sep 2002 A1
20020132374 Basceri et al. Sep 2002 A1
20020135048 Ahn et al. Sep 2002 A1
20020137330 Ryan Sep 2002 A1
20020145845 Hunt et al. Oct 2002 A1
20020145901 Forbes et al. Oct 2002 A1
20020146874 Kawasaki et al. Oct 2002 A1
20020146916 Irino et al. Oct 2002 A1
20020155688 Ahn et al. Oct 2002 A1
20020155689 Ahn Oct 2002 A1
20020164420 Derderian et al. Nov 2002 A1
20020167057 Ahn et al. Nov 2002 A1
20020170671 Matsushita et al. Nov 2002 A1
20020175423 Forbes et al. Nov 2002 A1
20020176989 Knudsen et al. Nov 2002 A1
20020177244 Hsu et al. Nov 2002 A1
20020190294 Iizuka et al. Dec 2002 A1
20020192974 Ahn et al. Dec 2002 A1
20020192975 Ahn Dec 2002 A1
20020192979 Ahn Dec 2002 A1
20020195056 Sandhu et al. Dec 2002 A1
20030001241 Chakrabarti et al. Jan 2003 A1
20030003635 Paranjpe et al. Jan 2003 A1
20030003702 Ahn Jan 2003 A1
20030003722 Vaartstra Jan 2003 A1
20030003730 Li Jan 2003 A1
20030008235 Inoue et al. Jan 2003 A1
20030008243 Ahn et al. Jan 2003 A1
20030016619 Judge et al. Jan 2003 A1
20030017717 Ahn et al. Jan 2003 A1
20030027360 Hsu et al. Feb 2003 A1
20030040196 Lim et al. Feb 2003 A1
20030043637 Forbes et al. Mar 2003 A1
20030045060 Ahn et al. Mar 2003 A1
20030045078 Ahn et al. Mar 2003 A1
20030049900 Forbes et al. Mar 2003 A1
20030049942 Haukka et al. Mar 2003 A1
20030059535 Luo et al. Mar 2003 A1
20030060146 Kashiwaya et al. Mar 2003 A1
20030064607 Leu et al. Apr 2003 A1
20030092213 Yamazaki et al. May 2003 A1
20030104666 Bojarczuk, Jr. et al. Jun 2003 A1
20030106490 Jallepally et al. Jun 2003 A1
20030111678 Colombo et al. Jun 2003 A1
20030119246 Ahn Jun 2003 A1
20030119291 Ahn et al. Jun 2003 A1
20030132491 Ahn et al. Jul 2003 A1
20030137019 Maria et al. Jul 2003 A1
20030139039 Ahn et al. Jul 2003 A1
20030141560 Sun Jul 2003 A1
20030142569 Forbes Jul 2003 A1
20030157764 Ahn et al. Aug 2003 A1
20030172872 Thakur et al. Sep 2003 A1
20030173652 Forbes et al. Sep 2003 A1
20030173653 Forbes et al. Sep 2003 A1
20030174529 Forbes et al. Sep 2003 A1
20030176025 Forbes et al. Sep 2003 A1
20030176049 Hegde et al. Sep 2003 A1
20030176050 Forbes et al. Sep 2003 A1
20030176052 Forbes et al. Sep 2003 A1
20030176053 Forbes et al. Sep 2003 A1
20030185980 Endo Oct 2003 A1
20030200917 Vaartstra Oct 2003 A1
20030207032 Ahn et al. Nov 2003 A1
20030207540 Ahn et al. Nov 2003 A1
20030207566 Forbes et al. Nov 2003 A1
20030216038 Madhukar et al. Nov 2003 A1
20030227033 Ahn et al. Dec 2003 A1
20030228747 Ahn et al. Dec 2003 A1
20030235134 Inoue et al. Dec 2003 A1
20030235961 Metzner et al. Dec 2003 A1
20040004247 Forbes et al. Jan 2004 A1
20040007171 Ritala et al. Jan 2004 A1
20040009679 Yeo et al. Jan 2004 A1
20040016944 Ahn et al. Jan 2004 A1
20040023461 Ahn et al. Feb 2004 A1
20040023516 Londergan et al. Feb 2004 A1
20040027966 Inoue et al. Feb 2004 A1
20040028811 Cho et al. Feb 2004 A1
20040032812 Inoue et al. Feb 2004 A1
20040033661 Yeo et al. Feb 2004 A1
20040033681 Ahn et al. Feb 2004 A1
20040033701 Ahn et al. Feb 2004 A1
20040036129 Forbes et al. Feb 2004 A1
20040038554 Ahn Feb 2004 A1
20040040501 Vaartstra Mar 2004 A1
20040041192 Baker Mar 2004 A1
20040043151 Vaartstra Mar 2004 A1
20040043541 Ahn et al. Mar 2004 A1
20040043569 Ahn et al. Mar 2004 A1
20040043600 Vaartstra Mar 2004 A1
20040043604 Vaartstra Mar 2004 A1
20040043625 Vaartstra et al. Mar 2004 A1
20040043630 Vaartstra et al. Mar 2004 A1
20040043632 Vaartstra Mar 2004 A1
20040043633 Vaartstra Mar 2004 A1
20040043634 Vaartstra Mar 2004 A1
20040043635 Vaartstra Mar 2004 A1
20040043636 Vaartstra et al. Mar 2004 A1
20040070649 Hess et al. Apr 2004 A1
20040092061 Kawasaki et al. May 2004 A1
20040092073 Cabral, Jr. et al. May 2004 A1
20040110348 Ahn et al. Jun 2004 A1
20040110391 Ahn et al. Jun 2004 A1
20040126944 Pacheco Rotondaro et al. Jul 2004 A1
20040126954 Vaartstra et al. Jul 2004 A1
20040127003 Chambers Jul 2004 A1
20040135186 Yamamoto Jul 2004 A1
20040140470 Kawasaki et al. Jul 2004 A1
20040140513 Forbes et al. Jul 2004 A1
20040144980 Ahn et al. Jul 2004 A1
20040146805 Kato et al. Jul 2004 A1
20040152254 Vaartstra et al. Aug 2004 A1
20040157158 Kakiuchi et al. Aug 2004 A1
20040161883 Colombo et al. Aug 2004 A1
20040161899 Luo et al. Aug 2004 A1
20040164357 Ahn et al. Aug 2004 A1
20040164365 Ahn et al. Aug 2004 A1
20040168627 Conley, Jr. et al. Sep 2004 A1
20040169453 Ahn et al. Sep 2004 A1
20040171280 Conley, Jr. et al. Sep 2004 A1
20040174804 Kakiuchi et al. Sep 2004 A1
20040175882 Ahn et al. Sep 2004 A1
20040178439 Ahn et al. Sep 2004 A1
20040180171 Takasaki et al. Sep 2004 A1
20040183108 Ahn Sep 2004 A1
20040185630 Forbes et al. Sep 2004 A1
20040185654 Ahn et al. Sep 2004 A1
20040187968 Vaartstra Sep 2004 A1
20040188778 Aoyama Sep 2004 A1
20040189175 Ahn et al. Sep 2004 A1
20040190435 Hosoda et al. Sep 2004 A1
20040191462 Hosoda et al. Sep 2004 A1
20040191685 Kakiuchi et al. Sep 2004 A1
20040191687 Fukuzawa et al. Sep 2004 A1
20040191689 Shingai et al. Sep 2004 A1
20040196620 Knudsen et al. Oct 2004 A1
20040197946 Vaartstra et al. Oct 2004 A1
20040198069 Metzner et al. Oct 2004 A1
20040203254 Conley, Jr. et al. Oct 2004 A1
20040208105 Shingai et al. Oct 2004 A1
20040213124 Shingai et al. Oct 2004 A1
20040214399 Ahn et al. Oct 2004 A1
20040219746 Vaartstra et al. Nov 2004 A1
20040219783 Ahn et al. Nov 2004 A1
20040222476 Ahn et al. Nov 2004 A1
20040224527 Sarigiannis et al. Nov 2004 A1
20040235313 Frank et al. Nov 2004 A1
20040238904 Colombo et al. Dec 2004 A1
20040241581 Kakiuchi et al. Dec 2004 A1
20040248387 Kawasaki et al. Dec 2004 A1
20040248398 Ahn et al. Dec 2004 A1
20040262700 Ahn et al. Dec 2004 A1
20040264236 Chae et al. Dec 2004 A1
20040266217 Kim et al. Dec 2004 A1
20050006727 Forbes et al. Jan 2005 A1
20050007817 Forbes et al. Jan 2005 A1
20050009266 Vaartstra Jan 2005 A1
20050009335 Dean et al. Jan 2005 A1
20050009368 Vaartstra Jan 2005 A1
20050009370 Ahn et al. Jan 2005 A1
20050017327 Forbes et al. Jan 2005 A1
20050018590 Inoue et al. Jan 2005 A1
20050018591 Inoue et al. Jan 2005 A1
20050018592 Inoue et al. Jan 2005 A1
20050019978 Vaartstra et al. Jan 2005 A1
20050020017 Ahn et al. Jan 2005 A1
20050023574 Forbes et al. Feb 2005 A1
20050023578 Bhattacharyya Feb 2005 A1
20050023584 Derderian et al. Feb 2005 A1
20050023594 Ahn et al. Feb 2005 A1
20050023595 Forbes et al. Feb 2005 A1
20050023602 Forbes et al. Feb 2005 A1
20050023613 Bhattacharyya Feb 2005 A1
20050023624 Ahn et al. Feb 2005 A1
20050023625 Ahn et al. Feb 2005 A1
20050023626 Ahn et al. Feb 2005 A1
20050023627 Ahn et al. Feb 2005 A1
20050023650 Forbes et al. Feb 2005 A1
20050024092 Forbes Feb 2005 A1
20050026349 Forbes et al. Feb 2005 A1
20050026458 Basceri et al. Feb 2005 A1
20050028733 Vaartstra Feb 2005 A1
20050029545 Forbes et al. Feb 2005 A1
20050029547 Ahn et al. Feb 2005 A1
20050029604 Ahn et al. Feb 2005 A1
20050029605 Ahn et al. Feb 2005 A1
20050030825 Ahn Feb 2005 A1
20050032292 Ahn et al. Feb 2005 A1
20050032342 Forbes et al. Feb 2005 A1
20050034662 Ahn Feb 2005 A1
20050037563 Ahn Feb 2005 A1
20050047301 Inoue et al. Mar 2005 A1
20050047302 Inoue et al. Mar 2005 A1
20050047303 Inoue et al. Mar 2005 A1
20050047304 Inoue et al. Mar 2005 A1
20050047305 Inoue et al. Mar 2005 A1
20050047306 Inoue et al. Mar 2005 A1
20050048249 Inoue et al. Mar 2005 A1
20050051828 Park et al. Mar 2005 A1
20050054165 Ahn et al. Mar 2005 A1
20050059198 Visokay et al. Mar 2005 A1
20050070062 Visokay et al. Mar 2005 A1
20050070126 Senzaki Mar 2005 A1
20050077519 Ahn et al. Apr 2005 A1
20050079696 Colombo Apr 2005 A1
20050087134 Ahn Apr 2005 A1
20050106797 Colombo May 2005 A1
20050112499 Nakai et al. May 2005 A1
20050124109 Quevedo-Lopez et al. Jun 2005 A1
20050124171 Vaartstra Jun 2005 A1
20050124174 Ahn et al. Jun 2005 A1
20050124175 Ahn et al. Jun 2005 A1
20050130442 Visokay et al. Jun 2005 A1
20050136589 Rotondaro et al. Jun 2005 A1
20050136632 Rotondaro et al. Jun 2005 A1
20050136689 Vaartstra Jun 2005 A9
20050138262 Forbes Jun 2005 A1
20050142324 Hayashida et al. Jun 2005 A1
20050145957 Ahn et al. Jul 2005 A1
20050145959 Forbes Jul 2005 A1
20050151184 Lee et al. Jul 2005 A1
20050157549 Mokhlesi et al. Jul 2005 A1
20050160981 Vaartstra Jul 2005 A9
20050164521 Ahn et al. Jul 2005 A1
20050169054 Forbes Aug 2005 A1
20050170208 Yatsunami et al. Aug 2005 A1
20050173755 Forbes Aug 2005 A1
20050181607 Aoyama Aug 2005 A1
20050221006 Vaartstra Oct 2005 A1
20050227442 Ahn et al. Oct 2005 A1
20050260357 Olsen et al. Nov 2005 A1
20050277256 Ahn et al. Dec 2005 A1
20050280067 Ahn et al. Dec 2005 A1
20050285208 Ren et al. Dec 2005 A1
20050285225 Ahn et al. Dec 2005 A1
20050287804 Vaartstra Dec 2005 A1
20050287819 Vaartstra et al. Dec 2005 A1
20060000412 Ahn et al. Jan 2006 A1
20060001151 Ahn et al. Jan 2006 A1
20060003517 Ahn et al. Jan 2006 A1
20060003529 Baker Jan 2006 A1
20060008966 Forbes et al. Jan 2006 A1
20060019033 Muthukrishnan et al. Jan 2006 A1
20060023513 Forbes et al. Feb 2006 A1
20060024975 Ahn et al. Feb 2006 A1
20060027882 Mokhlesi Feb 2006 A1
20060028867 Forbes et al. Feb 2006 A1
20060028869 Forbes et al. Feb 2006 A1
20060033165 Chan et al. Feb 2006 A1
20060043367 Chang et al. Mar 2006 A1
20060043492 Ahn et al. Mar 2006 A1
20060043504 Ahn et al. Mar 2006 A1
20060046505 Ahn et al. Mar 2006 A1
20060046521 Vaartstra et al. Mar 2006 A1
20060046522 Ahn et al. Mar 2006 A1
20060048711 Vaartstra Mar 2006 A1
20060054943 Li et al. Mar 2006 A1
20060081895 Lee et al. Apr 2006 A1
20060084247 Liu Apr 2006 A1
20060110870 Bhattacharyya May 2006 A1
20060118890 Li Jun 2006 A1
20060121744 Quevedo-Lopez et al. Jun 2006 A1
20060125030 Ahn et al. Jun 2006 A1
20060128168 Ahn et al. Jun 2006 A1
20060153051 Kikukawa et al. Jul 2006 A1
20060161942 Kikukawa et al. Jul 2006 A1
20060170032 Bhattacharyya Aug 2006 A1
20060172485 Vaartstra Aug 2006 A1
20060176645 Ahn et al. Aug 2006 A1
20060177975 Ahn et al. Aug 2006 A1
20060183272 Ahn et al. Aug 2006 A1
20060186458 Forbes et al. Aug 2006 A1
20060189154 Ahn et al. Aug 2006 A1
20060205132 Bhattacharyya Sep 2006 A1
20060223337 Ahn et al. Oct 2006 A1
20060228868 Ahn et al. Oct 2006 A1
20060231017 Vaartstra Oct 2006 A1
20060237764 Ahn et al. Oct 2006 A1
20060244045 Visokay et al. Nov 2006 A1
20060244082 Ahn et al. Nov 2006 A1
20060244100 Ahn et al. Nov 2006 A1
20060245339 Fukuzawa et al. Nov 2006 A1
20060245984 Kulkarni et al. Nov 2006 A1
20060246741 Ahn et al. Nov 2006 A1
20060252211 Ahn et al. Nov 2006 A1
20060252244 Vaartstra et al. Nov 2006 A1
20060252279 Vaartstra Nov 2006 A1
20060255470 Ahn et al. Nov 2006 A1
20060258097 Forbes et al. Nov 2006 A1
20060258175 Vaartstra et al. Nov 2006 A1
20060261376 Forbes et al. Nov 2006 A1
20060261389 Vaartstra Nov 2006 A1
20060261397 Ahn et al. Nov 2006 A1
20060263972 Ahn et al. Nov 2006 A1
20060263981 Forbes Nov 2006 A1
20060264064 Ahn et al. Nov 2006 A1
20060270147 Ahn et al. Nov 2006 A1
20060274580 Forbes Dec 2006 A1
20060275577 Nakai et al. Dec 2006 A1
20060280895 Kikukawa et al. Dec 2006 A1
20060280896 Kikukawa et al. Dec 2006 A1
20060281330 Ahn et al. Dec 2006 A1
20060292788 Vaartstra Dec 2006 A1
20070006798 Vaartstra et al. Jan 2007 A1
20070007560 Forbes et al. Jan 2007 A1
20070007635 Forbes et al. Jan 2007 A1
20070010060 Forbes et al. Jan 2007 A1
20070010061 Forbes et al. Jan 2007 A1
20070018214 Ahn Jan 2007 A1
20070020835 Ahn et al. Jan 2007 A1
20070027882 Kulkarni Feb 2007 A1
20070030795 Kikuawa et al. Feb 2007 A1
20070037415 Ahn et al. Feb 2007 A1
20070045676 Forbes et al. Mar 2007 A1
20070045752 Forbes et al. Mar 2007 A1
20070048926 Ahn Mar 2007 A1
20070048989 Ahn et al. Mar 2007 A1
20070049023 Ahn et al. Mar 2007 A1
20070049051 Ahn et al. Mar 2007 A1
20070049054 Ahn et al. Mar 2007 A1
20070059872 Visokay et al. Mar 2007 A1
20070059881 Ahn et al. Mar 2007 A1
20070087563 Ahn et al. Apr 2007 A1
20070090439 Ahn et al. Apr 2007 A1
20070090440 Ahn et al. Apr 2007 A1
20070090441 Ahn et al. Apr 2007 A1
20070092989 Kraus et al. Apr 2007 A1
20070099366 Ahn et al. May 2007 A1
20070101929 Ahn et al. May 2007 A1
20070105313 Forbes May 2007 A1
20070107661 Ahn May 2007 A1
20070111544 Ahn May 2007 A1
20070131169 Ahn Jun 2007 A1
20070134931 Ahn et al. Jun 2007 A1
20070134942 Ahn et al. Jun 2007 A1
20070141832 Farrar Jun 2007 A1
20070144438 Vaartstra Jun 2007 A1
20070145454 Bhattacharyya Jun 2007 A1
20070155190 Vaartstra et al. Jul 2007 A1
20070158765 Ahn et al. Jul 2007 A1
20070161260 Vaartstra Jul 2007 A1
20070166999 Vaartstra Jul 2007 A1
20070178643 Forbes et al. Aug 2007 A1
20070181931 Ahn et al. Aug 2007 A1
20070187772 Ahn et al. Aug 2007 A1
20070187831 Ahn et al. Aug 2007 A1
20070234949 Ahn et al. Oct 2007 A1
20070295273 Vaartstra Dec 2007 A1
20080032424 Ahn et al. Feb 2008 A1
20080032465 Ahn et al. Feb 2008 A1
20080064210 Vaartstra Mar 2008 A1
20080087890 Ahn et al. Apr 2008 A1
20080102629 Vaartstra May 2008 A1
20080121962 Forbes et al. May 2008 A1
20080124907 Forbes et al. May 2008 A1
20080124908 Forbes et al. May 2008 A1
20080193791 Ahn et al. Aug 2008 A1
20080217676 Ahn et al. Sep 2008 A1
20120015488 Ahn et al. Jan 2012 A1
Foreign Referenced Citations (3)
Number Date Country
1096042 May 2001 EP
1124262 Aug 2001 EP
WO-2006026716 Mar 2006 WO
Non-Patent Literature Citations (278)
Entry
“U.S. Appl. No. 10/137,058, Advisory Action mailed Sep. 30, 2008”, 5 pgs.
“U.S. Appl. No. 10/137,058, Final Office Action mailed May 31, 2007”, 9 pgs.
“U.S. Appl. No. 10/137,058, Final Office Action mailed Jul. 11, 2008”, 11 pgs.
“U.S. Appl. No. 10/137,058, Non Final Office Action mailed Nov. 20, 2006”, 5 pgs.
“U.S. Appl. No. 10/137,058, Non Final Office Action mailed Dec. 12, 2007”, 9 pgs.
“U.S. Appl. No. 10/137,058, Non Final Office Action mailed Dec. 22, 2008”, 15 pgs.
“U.S. Appl. No. 10/137,058, Notice of Allowance mailed May 11, 2009”, 5 pgs.
“U.S. Appl. No. 10/137,058, Notice of Non Compliant Amendment mailed Apr. 5, 2006”, 1 pg.
“U.S. Appl. No. 10/137,058, Response filed Jan. 23, 2006 to Restriction Requirement mailed Sep. 28, 2005”, 1 pg.
“U.S. Appl. No. 10/137,058, Response filed Feb. 10, 2005 to Restriction Requirement mailed Jan. 11, 2005”, 1 pg.
“U.S. Appl. No. 10/137,058, Response filed Feb. 13, 2004 to Restriction Requirement mailed Jan. 13, 2004”, 1 pg.
“U.S. Appl. No. 10/137,058, Response filed Feb. 20, 2007 to Non Final Office Action mailed Nov. 20, 2006”, 25 pgs.
“U.S. Appl. No. 10/137,058, Response filed Mar. 12, 2008 to Non Final Office Action mailed Dec. 12, 2007”, 28 pgs.
“U.S. Appl. No. 10/137,058, Response filed Mar. 23, 2009 to Non-Final Office Action mailed Dec. 22, 2008”, 5 pgs.
“U.S. Appl. No. 10/137,058, Response filed May 5, 2006 to Notice of Non-Compliant Amendment mailed Apr. 5, 2006”, 2 pgs.
“U.S. Appl. No. 10/137,058, Response filed Jun. 20, 2005 to Restriction Requirement mailed May 19, 2005”, 1 pg.
“U.S. Appl. No. 10/137,058, Response filed Jun. 28, 2004 to Restriction Requirement mailed May 28, 2004”, 1 pg.
“U.S. Appl. No. 10/137,058, Response filed Aug. 31, 2006 to Restriction Requirement mailed Aug. 2, 2006”, 22 pgs.
“U.S. Appl. No. 10/137,058, Response filed Sep. 11, 2008 to Final Office Action mailed Jul. 11, 2008”, 30 pgs.
“U.S. Appl. No. 10/137,058, Response filed Oct. 1, 2007 to Final Office Action mailed May 31, 2007”, 29 pgs.
“U.S. Appl. No. 10/137,058, Response filed Oct. 13, 2008 to Advisory Action mailed Sep. 30, 2008”, 36 pgs.
“U.S. Appl. No. 10/137,058, Response filed Oct. 22, 2004 to Restriction Requirement mailed Sep. 24, 2004”, 1 pg.
“U.S. Appl. No. 10/137,058, Response filed Oct. 25, 2005 to Restriction Requirement mailed Sep. 28, 2005”, 1 pg.
“U.S. Appl. No. 10/137,058, Restriction Requirement mailed Jan. 5, 2006”, 6 pgs.
“U.S. Appl. No. 10/137,058, Restriction Requirement mailed Jan. 11, 2005”, 5 pgs.
“U.S. Appl. No. 10/137,058, Restriction Requirement mailed Jan. 13, 2004”, 6 pgs.
“U.S. Appl. No. 10/137,058, Restriction Requirement mailed May 19, 2005”, 5 pgs.
“U.S. Appl. No. 10/137,058, Restriction Requirement mailed May 28, 2004”, 5 pgs.
“U.S. Appl. No. 10/137,058, Restriction Requirement mailed Aug. 2, 2006”, 6 pgs.
“U.S. Appl. No. 10/137,058, Restriction Requirement mailed Sep. 24, 2004”, 5 pgs.
“U.S. Appl. No. 10/137,058, Restriction Requirement mailed Sep. 28, 2005”, 5 pgs.
“U.S. Appl. No. 10/163,686, Non Final Office Action mailed Jun. 28, 2004”, 6 pgs.
“U.S. Appl. No. 10/163,686, Advisory Action mailed Feb. 21, 2006”, 2 pgs.
“U.S. Appl. No. 10/163,686, Advisory Action mailed Mar. 18, 2005”, 2 pgs.
“U.S. Appl. No. 10/163,686, Examiner Interview Summary mailed Nov. 29, 2006”, 1 pg.
“U.S. Appl. No. 10/163,686, Final Office Action mailed Nov. 23, 2005”, 8 pgs.
“U.S. Appl. No. 10/163,686, Final Office Action mailed Dec. 27, 2004”, 7 pgs.
“U.S. Appl. No. 10/163,686, Non Final Office Action mailed May 26, 2005”, 8 pgs.
“U.S. Appl. No. 10/163,686, Non Final Office Action mailed Jun. 7, 2006”, 9 pgs.
“U.S. Appl. No. 10/163,686, Notice of Allowance mailed Nov. 29, 2006”, 4 pgs.
“U.S. Appl. No. 10/163,686, Response filed Jan. 23, 2006 to Final Office Action mailed Nov. 23, 2005”, 16 pgs.
“U.S. Appl. No. 10/163,686, Response filed Feb. 25, 2005 to Final Office Action mailed Dec. 27, 2004”, 11 pgs.
“U.S. Appl. No. 10/163,686, Response filed Mar. 23, 2006 to Advisory Action mailed Feb. 21, 2006”, 16 pgs.
“U.S. Appl. No. 10/163,686, Response filed May 5, 2004 to Restriction Requirement mailed Apr. 5, 2004”, 1 pg.
“U.S. Appl. No. 10/163,686, Response filed Aug. 24, 2005 to Non Final Office Action mailed May 26, 2005”, 16 pgs.
“U.S. Appl. No. 10/163,686, Response filed Sep. 1, 2006 to Non Final Office Action mailed Jun. 7, 2006”, 19 pgs.
“U.S. Appl. No. 10/163,686, Response filed Sep. 28, 2004 to Non Final Office Action mailed Jun. 28, 2004”, 12 pgs.
“U.S. Appl. No. 10/163,686, Restriction Requirement mailed Apr. 5, 2004”, 5 pgs.
“U.S. Appl. No. 10/909,959, Final-Office Action Mailed Aug. 8, 2007”, 13 pgs.
“U.S. Appl. No. 10/909,959, Non Final Office Action mailed Jan. 9, 2008”, 13 pgs.
“U.S. Appl. No. 10/909,959, Non-final office action mailed Feb. 20, 2007”, 18 pgs.
“U.S. Appl. No. 10/909,959, Notice of Allowance mailed Jun. 2, 2009”, 9 pgs.
“U.S. Appl. No. 10/909,959, Notice of Allowance mailed Dec. 2, 2008”, 8 pgs.
“U.S. Appl. No. 10/909,959, Notice of Non-Compliant Amendment mailed Aug. 11, 2008”, 1 pg.
“U.S. Appl. No. 10/909,959, Response filed Apr. 9, 2008 to Non Final Office Action mailed Jan. 9, 2008”, 12 pgs.
“U.S. Appl. No. 10/909,959, Response filed May 11, 2007 to Non Final Office Action mailed Feb. 20, 2007”, 13 pgs.
“U.S. Appl. No. 10/909,959, Response filed Jul. 26, 2006 to Restriction Requirement mailed Jun. 29, 2006”, 12 pgs.
“U.S. Appl. No. 10/909,959, Response filed Sep. 11, 2008 to Notice of Non-Compliant Amendment mailed Aug. 11, 2008”, 9 pgs.
“U.S. Appl. No. 10/909,959, Response filed Nov. 8, 2007 to Final Office Action mailed Aug. 8, 2007”, 13 pgs.
“U.S. Appl. No. 10/909,959, Response filed Nov. 16, 2006 to Restriction Requirement mailed Oct. 16, 2006”, 7 pgs.
“U.S. Appl. No. 10/909,959, Restriction Requirement mailed Jun. 29, 2006”, 4 pgs.
“U.S. Appl. No. 10/909,959, Restriction Requirement mailed Oct. 16, 2006”, 4 pgs.
“U.S. Appl. No. 10/929,272, Final Office Action mailed Mar. 23, 2006”, 6 pgs.
“U.S. Appl. No. 10/929,272, Non Final Office Action mailed Sep. 9, 2005”, 5 pgs.
“U.S. Appl. No. 10/929,272, Non Final Office Action mailed Sep. 11, 2006”, 6 pgs.
“U.S. Appl. No. 10/929,272, Response filed Jan. 9, 2006 to Non Final Office Action mailed Sep. 9, 2005”, 8 pgs.
“U.S. Appl. No. 10/929,272, Response filed Aug. 9, 2006 to Final Office Action mailed Mar. 23, 2006”, 10 pgs.
“U.S. Appl. No. 10/929,272, Response filed Aug. 11, 2005 to Restriction Requirement mailed Jul. 14, 2005”, 7 pgs.
“U.S. Appl. No. 10/929,272, Response filed Dec. 11, 2006 to Non Final Office Action mailed Sep. 11, 2006”, 10 pgs.
“U.S. Appl. No. 10/929,272, Restriction Requirement mailed Jul. 14, 2005”, 6 pgs.
“U.S. Appl. No. 10/929,372, Response filed Sep. 9, 2005 to non-final office action mailed Jan. 9, 2006”, 8 pgs.
“U.S. Appl. No. 10/930,431, 312 Amendment filed Mar. 2, 2009”, 3 pgs.
“U.S. Appl. No. 10/930,431, Advisory Action mailed Oct. 17, 2006”, 2 pgs.
“U.S. Appl. No. 10/930,431, Advisory Action mailed Dec. 28, 2007”, 2 pgs.
“U.S. Appl. No. 10/930,431, Final Office Action filed Aug. 1, 2006”, 4 pgs.
“U.S. Appl. No. 10/930,431, Final Office Action Mailed Jul. 10, 2007”, 5 pgs.
“U.S. Appl. No. 10/930,431, Final Office Action mailed Oct. 12, 2007”, 5 pgs.
“U.S. Appl. No. 10/930,431, Non Final Office Action filed Aug. 24, 2005”, 4 pgs.
“U.S. Appl. No. 10/930,431, Non Final Office Action mailed Jan. 17, 2007”, 4 pgs.
“U.S. Appl. No. 10/930,431, Non Final Office Action mailed Feb. 9, 2006”, 4 pgs.
“U.S. Appl. No. 10/930,431, Non Final Office Action mailed Apr. 8, 2008”, 8 pgs.
“U.S. Appl. No. 10/930,431, Notice of Allowance mailed Dec. 2, 2008”, 7 pgs.
“U.S. Appl. No. 10/930,431, Response filed Jan. 14, 2008 to Advisory Action mailed Dec. 28, 2007”, 12 pgs.
“U.S. Appl. No. 10/930,431, Response filed Apr. 12, 2007 to Non Final Office Action mailed Jan. 17, 2007”, 11 pgs.
“U.S. Appl. No. 10/930,431, Response filed May 9, 2006 to Non Final Office Action mailed Feb. 9, 2006”, 8 pgs.
“U.S. Appl. No. 10/930,431, Response filed Jul. 3, 2008 to Non Final Office Action mailed Apr. 8, 2008”, 11 pgs.
“U.S. Appl. No. 10/930,431, Response filed Sep. 11, 2007 to Final Office Action mailed Jul. 11, 2007”, 11 pgs.
“U.S. Appl. No. 10/930,431, Response filed Oct. 2, 2006 to Final Office Action mailed Aug. 1, 2006”, 14 pgs.
“U.S. Appl. No. 10/930,431, Response filed Nov. 19, 2007 to Final Office Action mailed Oct. 12, 2007”, 11 pgs.
“U.S. Appl. No. 10/930,431, Response filed Nov. 21, 2005 to Non Final Office Action mailed Aug. 24, 2005”, 9 pgs.
“U.S. Appl. No. 10/930,516, 312 Amendment filed Nov. 11, 2008-07”, 9 pgs.
“U.S. Appl. No. 10/930,516, Examiner Interview Summary mailed Aug. 10, 2007”, 2 pgs.
“U.S. Appl. No. 10/930,516, Non Final Office Action mailed Mar. 8, 2007”, 7 pgs.
“U.S. Appl. No. 10/930,516, Notice of Allowance mailed Aug. 10, 2007”, 9 pgs.
“U.S. Appl. No. 10/930,516, PTO Response filed Dec. 19, 2007 to 312 Amendment mailed Nov. 8, 2007”, 2 pgs.
“U.S. Appl. No. 10/930,516, Response filed Apr. 26, 2006 to Restriction Requirement mailed Mar. 28, 2006”, 9 pgs.
“U.S. Appl. No. 10/930,516, Response filed Jun. 8, 2007 to Non Final Office Action mailed Mar. 8, 2007”, 15 pgs.
“U.S. Appl. No. 10/930,516, Response filed Jun. 9, 2006 to Restriction Requirement mailed May 9, 2006”, 10 pgs.
“U.S. Appl. No. 10/930,516, Restriction Requirement mailed Mar. 28, 2006”, 5 pgs.
“U.S. Appl. No. 10/930,516, Restriction Requirement mailed May 9, 2006”, 5 pgs.
“U.S. Appl. No. 10/931,365, Advisory Action mailed Jul. 10, 2007”, 2 pgs.
“U.S. Appl. No. 10/931,365, Appeal Brief filed Oct. 1, 2007”, 22 pgs.
“U.S. Appl. No. 10/931,365, Decision on Pre-Appeal Brief mailed Aug. 16, 2007”, 2 pgs.
“U.S. Appl. No. 10/931,365, Decision on Reply Brief mailed Jun. 19, 2009”, 9 pgs.
“U.S. Appl. No. 10/931,365, Final Office Action mailed Apr. 30, 2007”, 9 pgs.
“U.S. Appl. No. 10/931,365, Non Final Office Action mailed Oct. 30, 2006”, 8 pgs.
“U.S. Appl. No. 10/931,365, Notice of Appeal filed Jul. 2007”, 5 pgs.
“U.S. Appl. No. 10/931,365, Pre-Appeal Brief Request filed Jul. 30, 2007”, 4 pgs.
“U.S. Appl. No. 10/931,365, Response filed Jan. 30, 2007 to Non-Final Office Action mailed Oct. 30, 2006”, 16 pgs.
“U.S. Appl. No. 10/931,365, Response filed Jun. 29, 2007 to Final Office Action mailed Apr. 30, 2007”, 15 pgs.
“U.S. Appl. No. 10/931,365, Response filed Aug. 7, 2006 to Restriction Requirement Jul. 5, 2006”, 16 pgs.
“U.S. Appl. No. 10/931,365, Response to Examiners Answer filed Mar. 7, 2008”, 7 pgs.
“U.S. Appl. No. 10/931,365, Restriction Requirement mailed Jul. 5, 2006”, 4 pgs.
“U.S. Appl. No. 11/029,757, Non Final Office Action mailed Nov. 28, 2007”, 14 pgs.
“U.S. Appl. No. 11/029,757, Notice of Allowance mailed Mar. 6, 2009”, 8 pgs.
“U.S. Appl. No. 11/029,757, Notice of Allowance mailed Jul. 15, 2008”, 8 pgs.
“U.S. Appl. No. 11/029,757, Notice of Allowance mailed Nov. 14, 2008”, 7 pgs.
“U.S. Appl. No. 11/029,757, Response filed Feb. 28, 2008 to Non Final Office Action mailed Nov. 28, 2007”, 17 pgs.
“U.S. Appl. No. 11/029,757, Response filed Apr. 12, 2007 to Restriction Requirement mailed Mar. 21, 2007”, 12 pgs.
“U.S. Appl. No. 11/029,757, Restriction Requirement mailed Mar. 21, 2007”, 5 pgs.
“U.S. Appl. No. 11/093,104, Non-Final Office Action mailed Mar. 19, 2009”, 16 pgs.
“U.S. Appl. No. 11/093,104, Non-Final Office Action mailed Jun. 27, 2007”, 16 pgs.
“U.S. Appl. No. 11/093,104, Notice of Allowance mailed Apr. 30, 2008”, 6 pgs.
“U.S. Appl. No. 11/093,104, Notice of Allowance mailed Sep. 19, 2008”, 12 pgs.
“U.S. Appl. No. 11/093,104, Notice of Allowance mailed Nov. 3, 2008”, 6 pgs.
“U.S. Appl. No. 11/093,104, Notice of Allowance mailed Dec. 26, 2007”, 4 pgs.
“U.S. Appl. No. 11/093,104, Response filed Jun. 19, 2009 to Non-Final Office Action mailed Mar. 19, 2009”, 15 pgs.
“U.S. Appl. No. 11/093,104, Response filed Sep. 27, 2007 to Non-Final Office Action mailed Jun. 27, 2007”, 14 pgs.
“U.S. Appl. No. 11/140,643, Advisory Action mailed Feb. 13, 2008”, 3 pgs.
“U.S. Appl. No. 11/140,643, Advisory Action mailed Mar. 1, 2007”, 2 pgs.
“U.S. Appl. No. 11/140,643, Amendment Under 37 C.F.R. 1.116—Expedited Examining Procedure filed Feb. 22, 2008”, 19 pgs.
“U.S. Appl. No. 11/140,643, Amendment Under 37 C.F.R. filed Feb. 22, 2008”, 19 pgs.
“U.S. Appl. No. 11/140,643, Final Office Action mailed Nov. 27, 2007”, 30 pgs.
“U.S. Appl. No. 11/140,643, Final Office Action mailed Dec. 13, 2006”, 27 pgs.
“U.S. Appl. No. 11/140,643, Non Final Office Action mailed Mar. 9, 2006”, 25 pgs.
“U.S. Appl. No. 11/140,643, Non Final Office Action mailed Jun. 4, 2007”, 27 pgs.
“U.S. Appl. No. 11/140,643, Notice of Allowance mailed Apr. 7, 2009”, 8 pgs.
“U.S. Appl. No. 11/140,643, Notice of Allowance mailed May 16, 2008”, 6 pgs.
“U.S. Appl. No. 11/140,643, Notice of Allowance mailed Sep. 9, 2008”, 7 pgs.
“U.S. Appl. No. 11/140,643, Notice of Allowance mailed Nov. 6, 2008”, 7 pgs.
“U.S. Appl. No. 11/140,643, Response filed Jan. 25, 2008 to Final Office Action mailed Nov. 27, 2007”, 17 pgs.
“U.S. Appl. No. 11/140,643, Response filed Feb. 12, 2007 to Final Office Action mailed Dec. 13, 2006”, 16 pgs.
“U.S. Appl. No. 11/140,643, Response filed Feb. 22, 2008 to Advisory Action mailed Feb. 13, 2008 and Final Office Action mailed Nov. 27, 2007”, 19 pgs.
“U.S. Appl. No. 11/140,643, Response filed Mar. 13, 2007 to Advisory Action mailed Mar. 1, 2007”, 19 pgs.
“U.S. Appl. No. 11/140,643, Response filed Jun. 9, 2006 to Non Final Office Action mailed Mar. 9, 2006”, 16 pgs.
“U.S. Appl. No. 11/140,643, Response filed Aug. 31, 2007 to Non Final Office Action mailed Jun. 4, 2007”, 13 pgs.
“U.S. Appl. No. 11/140,643, Response filed Sep. 18, 2006 to Restriction Requirement mailed Aug. 22, 2006”, 11 pgs.
“U.S. Appl. No. 11/140,643, Restriction Requirement mailed Aug. 22, 2006”, 5 pgs.
“U.S. Appl. No. 11/140,643, Supplemental Notice of Allowability mailed Sep. 19, 2008”, 2 pgs.
“U.S. Appl. No. 11/212,306, Non-Final Office Action mailed Jun. 9, 2008”, 23 pgs.
“U.S. Appl. No. 11/212,306, Non-Final Office Action mailed Jun. 26, 2009”, 8 pgs.
“U.S. Appl. No. 11/212,306, Non-Final Office Action mailed Dec. 24, 2008”, 7 pgs.
“U.S. Appl. No. 11/212,306, Response filed Mar. 24, 2009 to Non Final Office Action mailed Dec. 24, 2008”, 10 pgs.
“U.S. Appl. No. 11/212,306, Response filed Sep. 9, 2008 to Non-Final Office Action mailed Jun. 9, 2008”, 15 pgs.
“U.S. Appl. No. 11/212,306, Response filed Sep. 28, 2009 to Non-Final Office Action mailed Jun. 26, 2009”, 11 pgs.
“U.S. Appl. No. 11/216,542, Appeal Brief filed Jun. 27, 2011”, 20 pgs.
“U.S. Appl. No. 11/216,542, Final Office Action mailed Jan. 26, 2011”, 9 pgs.
“U.S. Appl. No. 11/216,542, Response filed Oct. 22, 2010 to Non Final Office Action mailed Jul. 22, 2010”, 12 pgs.
“U.S. Appl. No. 11/457,978, Final Office Action mailed Mar. 23, 2012”, 25 pgs.
“U.S. Appl. No. 11/459,792, Response filed Jan. 20, 2012 to Final Office Action mailed Oct. 20, 2011”, 13 pgs.
“U.S. Appl. No. 11/514,533, Notice of Allowance mailed Jan. 14, 2008”, 10 pgs.
“U.S. Appl. No. 11/514,533, Notice of Allowance mailed May 28, 2008”, 6 pgs.
“U.S. Appl. No. 11/514,533, Notice of Allowance mailed Sep. 14, 2007”, 6 pgs.
“U.S. Appl. No. 11/514,533, Preliminary Amendment filed Feb. 7, 2008”, 14 pgs.
“U.S. Appl. No. 11/514,533, Preliminary Amendment filed Dec. 14, 2007”, 4 pgs.
“U.S. Appl. No. 11/514,655, Final Office Action mailed Dec. 24, 2008”, 11 pgs.
“U.S. Appl. No. 11/514,655, Non Final Office Action mailed May 19, 2008”, 3 pgs.
“U.S. Appl. No. 11/514,655, Non-Final Office Action mailed Apr. 23, 2009”, 9 pgs.
“U.S. Appl. No. 11/514,655, Response filed Mar. 24, 2009 to Final Office Action mailed Dec. 24, 2008”, 11 pgs.
“U.S. Appl. No. 11/514,655, Response filed Apr. 18, 2008 to Restriction Requirement mailed Mar. 19, 2008”, 8 pgs.
“U.S. Appl. No. 11/514,655, Response filed Jul. 23, 2009 to Non-Final Office Action mailed Apr. 23, 2009”, 12 pgs.
“U.S. Appl. No. 11/514,655, Response filed Aug. 12, 2008 to Non-Final Office Action mailed May 19, 2008”, 10 pgs.
“U.S. Appl. No. 11/514,655, Restriction Requirement mailed Mar. 19, 2008”, 9 pgs.
“U.S. Appl. No. 11/515,114, Non Final Office Action mailed Oct. 29, 2008”, 15 pgs.
“U.S. Appl. No. 11/515,114, Notice of Allowance mailed Apr. 23, 2009”, 17 pgs.
“U.S. Appl. No. 11/515,114, Notice of Allowance mailed May 18, 2009”, 10 pgs.
“U.S. Appl. No. 11/515,114, Notice of Non-Compliant Amendment mailed May 12, 2008”, 2 pgs.
“U.S. Appl. No. 11/515,114, Response filed Jan. 29, 2009 to Non-Final Office Action mailed Oct. 29, 2008”, 12 pgs.
“U.S. Appl. No. 11/515,114, Response filed Jun. 3, 2008 to Notice of Non-Compliant Amendment mailed May 12, 2008”, 6 pgs.
“U.S. Appl. No. 11/515,114, Response filed Nov. 19, 2007 to Restriction Requirement mailed Nov. 6, 2007”, 7 pgs.
“U.S. Appl. No. 11/515,114, Restriction Requirement mailed Nov. 6, 2007”, 6 pgs.
“U.S. Appl. No. 11/565,826, Non Final Office Action mailed Feb. 13, 2008”, 22 pgs.
“U.S. Appl. No. 11/565,826, Non Final Office Action mailed Apr. 29, 2009”, 10 pgs.
“U.S. Appl. No. 11/565,826, Non Final Office Action mailed Aug. 27, 2008”, 19 pgs.
“U.S. Appl. No. 11/565,826, Notice of Allowance mailed Feb. 13, 2009”, 9 pgs.
“U.S. Appl. No. 11/565,826, Preliminary Amendment filed Dec. 12, 2007”, 6 pgs.
“U.S. Appl. No. 11/565,826, Response filed May 13, 2008 to Non Final Office Action mailed Feb. 13, 2008”, 10 pgs.
“U.S. Appl. No. 11/565,826, Response filed Jul. 29, 2009 to Non Final Office Action mailed Apr. 29, 2009”, 9 pgs.
“U.S. Appl. No. 11/565,826, Response filed Nov. 26, 2008 to Non-Final Office Action mailed Aug. 27, 2008.”, 9 pgs.
“U.S. Appl. No. 11/566,042, Advisory Action mailed Sep. 11, 2009”, 3 pgs.
“U.S. Appl. No. 11/566,042, Final Office Action mailed Jun. 26, 2009”, 10 pgs.
“U.S. Appl. No. 11/566,042, Non-Final Office Action mailed Dec. 26, 2008”, 8 pgs.
“U.S. Appl. No. 11/566,042, Preliminary Amendment filed Dec. 12, 2007”, 6 pgs.
“U.S. Appl. No. 11/566,042, Response filed Mar. 26, 2009 to Non Final Office Action mailed Dec. 26, 2008”, 12 pgs.
“U.S. Appl. No. 11/566,042, Response filed Apr. 25, 2011 to Non Final Office Action mailed Jan. 24, 2011”, 12 pgs.
“U.S. Appl. No. 11/566,042, Response filed Aug. 26, 2009 to Final Office Action mailed Jun. 26, 2009”, 11 pgs.
“U.S. Appl. No. 11/608,286, 312 Amendment filed Oct. 1, 2010”, 3 pgs.
“U.S. Appl. No. 11/608,286, PTO Response to 312 Amendment mailed Nov. 10, 2010”, 2 pgs.
“U.S. Appl. No. 11/621,401, Non Final Office Action mailed Mar. 29, 2011”, 13 pgs.
“U.S. Appl. No. 11/735,247, Non-Final Office Action mailed Oct. 7, 2008”, 7 pgs.
“U.S. Appl. No. 11/735,247, Notice of Allowance mailed Jun. 2, 2009”, 10 pgs.
“U.S. Appl. No. 11/735,247, Response filed Jan. 7, 2009 to Non-Final Office Action mailed Oct. 7, 2008”, 10 pgs.
“U.S. Appl. No. 12/563,596, Response filed Nov. 5, 2010 to Restriction Requirement mailed Oct. 5, 2010”, 5 pgs.
“U.S. Appl. No. 12/577,624, Non Final Office Action mailed Jan. 9, 2012”, 13pgs.
“U.S. Appl. No. 12/577,624, Non Final Office Action mailed Mar. 29, 2011”, 13 pgs.
“U.S. Appl. No. 12/577,624, Notice of Allowance mailed May 31, 2012”, 9 pgs.
“U.S. Appl. No. 12/577,624, Notice of Allowance mailed Sep. 20, 2011”, 8 pgs.
“U.S. Appl. No. 12/577,624, Response filed Apr. 9, 2012 to Non Final Office Action mailed Jan. 9, 2012”, 15 pgs.
“U.S. Appl. No. 12/577,624, Response filed Jun. 29, 2011 to Non Final Office Action mailed Mar. 29, 2011”, 10 pgs.
“U.S. Appl. No. 12/609,897, Response filed Feb. 27, 2012 to Final Office Action mailed Nov. 25, 2011”, 13 pgs.
“U.S. Appl. No. 12/781,649, Restriction Requirement mailed Apr. 4, 2012”, 5 pgs.
“U.S. Appl. No. 12/855,531, 312 Amendment filed Dec. 8, 2011”, 6 pgs.
“U.S. Appl. No. 12/855,531, Non Final Office Action mailed Feb. 3, 2012”, 10 pgs.
“U.S. Appl. No. 12/855,531, PTO Response to 312 Amendment mailedDec. 22, 2011”, 6 pgs.
“U.S. Appl. No. 12/855,531, Response filed Oct. 14, 2011 to Restriction Requirement mailed Dec. 14, 2010”, 5 pgs.
“U.S. Appl. No. 12/855,556, Notice of Allowance mailed Dec. 21, 2011”, 10 pgs.
“U.S. Appl. No. 12/855,556, Response to Restriction Requirement filed Oct. 28, 2011 to Restriction Requirement mailed Sep. 30, 2011”, 23 pgs.
“U.S. Appl. No. 13/195,487, Non Final Office Action mailed Jan. 12, 2012”, 10 pgs.
“U.S. Appl. No. 13/208,946, Notice of Allowance mailed Apr. 2, 2012”, 9 pgs.
“U.S. Appl. No. 13/208,946, Response filed Mar. 13, 2012 to Non Final Office Action mailed Dec. 15, 2011”, 10 pgs.
“U.S. Appl. No. 13/311,218, Non Final Office Action mailed Feb. 8, 2012”, 10 pgs.
Alers, G. B., et al., “Intermixing at the tantalum oxide/silicon interface in gate dielectric structures”, Applied Physics Letters, 73(11), (Sep. 14, 1998), 1517-1519.
Atanassova, E., et al., “Breakdown Fields and Conduction Mechanisms in thin Ta2O5 Layers on Si for high density DRAMs”, Microelectronics Reliability, 42, (2002), 157-173.
Choi, Rino, et al., “High-Quality Ultra-thin HfO2 Gate Dielectric MOSFETs with TaN Electrode and Nitridation Surface Properties”, 2001 Symposium on VLSI Technology Digest of Technical Papers, (2001), 15-16.
Colombo, D., et al., “Anhydrous Metal Nitrates as Volatile Single Source Precursors for the CVD of Metal Oxide Films”, Communications, Department of EE, U of M, Mpls, MN, (Jul. 7, 1998), 3 pages.
Conley, J. F, “Atomic Layer Deposition of Hafnium Oxide Using Anhydrous Hafnium Nitrate”, Electrochemical and Solid-State Letters, 5(5), (May 2002), C57-059.
Gusev, E. P., et al., “Ultrathin high-K gate stacks for advanced CMOS devices”, IEEE Tech. Dig. Int. Electron Devices, (2001), 451-454.
Herman, Marian, “Atomic layer epitaxy—12 years later”, Vacuum, vol. 42, No. 1-2, (1991), 61-66.
Hoshino, Y., “Characterization and Control of the HfO2/Si(001) Interfaces”, Applied Physics Letters, 81, (Sep. 30, 2002), 2650-2652.
Inumiya, Seiji, et al., “Fabrication of HfSiON gate dielectrics by plasma oxidation and nitridation, optimized for 65 nm mode low power CMOS applications”, 2003 Symposium on VLSI Technology Digest of Technical Papers, (Jun. 10-12, 2003), 17-18.
Iwamoto, K., “Advanced Layer-By-Layer Deposition and Annealing Process for High-Quality High-K Dielectrics Formation”, Electrochemical Society Proceedings vol. 2003 (14), (2003), 265-272.
Kim, Hyoungsub, et al., “Effects of crystallization on the electrical properties of ultrathin HfO2 dielectrics grown by atomic layer deposition”, Applied Physics Letters, vol. 82, No. 1, (Jan. 6, 2003), 106-108.
Kukli, Kaupo, “Atomic Layer Epitaxy Growth of Tantalum Oxide Thin Films from Ta(OC2H5)5 and H2O”, J. Electrochem. Soc., vol. 142, No. 5, (May 1995), 1670-1675.
Kukli, Kaupo, “Tailoring the dielectric properties of HfO2-Ta2O3 nanolaminates”, Appl. Phys. Lett., 68, (1996), 3737-3739.
Lee, S. J., et al., “Performance and Reliability of Ultra Thin CVD HfO2 Gate Dielectrics with Dual Poly-Si Gate Electrodes”, 2001 Symposium on VLSI Technology, (2001), 133-134.
Leskela, M., “ALD precursor chemistry: Evolution and future challenges”, J. Phys. IV France, 9, (1999), 837-852.
Michaelson, Herbert B., “The work function of the elements and its periodicity”, Journal of Applied Physics, 48(11), (Nov. 1977), 4729-4733.
Nalwa, H. S, “Handbook of Thin Film Materials”, Deposition and Processing of Thin Films, vol. 1, San Diego : Academic Press, (2002), 114-119.
Ritala, M, et al., “Atomic layer Deposition of Oxide Thin Films with Metal Alkoxides as Oxygen Sources”, Science 288(5464), (Apr. 14, 2000), 319-321.
Shanware, A., et al., “Characterization and comparison of the charge trapping in HfSiON and HfO/sub 2/ gate dielectrics”, IEEE International Electron Devices Meeting, 2003. IEDM '03 Technical Digest., (Dec. 8-10, 2003), 38.6.1-38.6.4.
Sneh, Ofer, “Thin film atomic layer deposition equipment for semiconductor processing”, Thin Solid Films, 402(1-2), Preparation and Characterization, Elsevier Sequoia, NL, vol. 402, No. 1-2, (2002), 248-261.
Suntola, T., “Atomic Layer Epitaxy”, Handbook of Crystal Growth, 3; Thin Films of Epitaxy, Part B: Growth Mechanics and Dynamics, Amsterdam, (1994), 601-663.
Suntola, Tuomo, “Atomic layer epitaxy”, Thin Solid Films, 216(1), (Aug. 28, 1992), 84-89.
Tewg, J.Y., “Electrical and Physical Characterization of Zirconium-Doped Tantalum Oxide Films”, Electrochemical Society Proceedings, vol. 2002-28, (2002), 75-81.
Triyoso, D. H., et al., “Film properties of ALD HfO2 and La2O3 gate dielectrics grown on Si with various pre-deposition treatments”, J. Vac. Sci. Technol. B 22(4), (Jul./Aug. 2004), 2121-2127.
Wilk, G D, et al., “Hafnium and zirconium silicates for advanced gate dielectrics”, Journal of Applied Physics, 87(1), (Jan. 2000), 484-492.
Wilk, G. D., “High-K gate dielectrics: Current status and materials properties considerations”, Journal of Applied Physics, 89(10), (May 2001), 5243-5275.
Yu, Xiongfei, et al., “High Mobility and Excellent Electrical Stability of MOSFETs Using a Novel HfTaO Gate Dielectric”, 2004 Symposium on VLSI Technology Digest of Technical Papers, (Jun. 15-17, 2004), 110-111.
Zhang, H, et al., “High permitivity thin film nanolaminates”, Journal of Applied Physics, 87(4), (Feb. 2000), 1921-1924.
“Tantalum Lanthanide Oxynitride Films”, U.S. Appl. No. 11/514,545, filed Aug. 31, 2006.
Ahn, et al., “Ald of Zr-Substituted BaTiO3 Films As Gate Dielectrics”, U.S. Appl. No. 11/498,559, filed Aug. 3, 2006 Client Ref No. 06-0094.
Ahn, K Y, “ALD of Silicon Films on Germanium”, U.S. Appl. No. 11/498,576, filed Aug. 3, 2006.
Ahn, K Y, “Atomic Layer Deposited Barium Strontium Titanium Oxide Films”, U.S. Appl. No. 11/510,803, filed Aug. 26, 2006.
Ahn, K Y, “Atomic Layer Deposited Titanium-Doped Indium Oxide Films”, U.S. Appl. No. 11/400,836, filed Apr. 7, 2006.
Ahn, K Y, “Deposition of ZrAlON Films”, U.S. Appl. No. 11/498,578, filed Aug. 3, 2006.
Ahn, Kie Y, “Cobalt Titanium Oxide Dielectric Films”, U.S. Appl. No. 11/216,958, filed Aug. 31, 2005, 05-0523.
Ahn, Kie Y, et al., “Hafnium Lanthanide Oxynitride Films”, U.S. Appl. No. 11/515,143, filed Aug. 31, 2006.
Ahn, Kie Y, et al., “Lanthanide Yttrium Aluminum Oxide Dielectric Films”, U.S. Appl. No. 11/297,567, filed Dec. 8, 2005, 05-0711.
Ahn, Kie Y., et al., “Lanthanum Aluminum Oxynitride Dielectric Films”, U.S. Appl. No. 11/216,474, filed Aug. 31, 2005.
Ahn, Kie Y, et al., “Magnesium Titanium Oxide Films”, U.S. Appl. No. 11/189,075, filed Jul. 25, 2005, 05-0381.
Ahn, Kie Y, “Magnesium-Doped Zinc Oxide Structures and Methods”, U.S. Appl. No. 11/706,820, filed Feb. 13, 2007 (Client ref No. 06-0979).
Ahn, Kie Y, et al., “Methods to Form Dielectric Structures in Semiconductor Devices and Resulting Devices”, U.S. Appl. No. 11/581,675, filed Aug. 16, 2006.
Ahn, Kie Y, “Molybdenum-Doped Indium Oxide Structures and Methods”, U.S. Appl. No. 11/706,944, filed Feb. 13, 2007.
Ahn, Kie Y, et al., “Tantalum Lanthanide Oxynitride Films”, U.S. Appl. No. 11/514,545, filed Aug. 31, 2006.
Ahn, Kie Y., et al., “Tungsten-Doped Indium Oxide Structures and Methods”, U.S. Appl. No. 11/706,498, filed Feb. 13, 2007 (Client ref No. 06-06-0912).
Ahn, Kie Y., et al., “Zirconium-Doped Zinc Oxide Structures and Methods”, U.S. Appl. No. 11/707,173, filed Feb. 13, 2007 (Client ref No. 06-0853).
Forbes, “Hafnium Aluminium Oxynitride High-K Dielectric and Metal Gates”, U.S. Appl. No. 11/514,558, filed Aug. 31, 2006.
Forbes, “Hafnium Tantalum Oxynitride High-K Dielectric and Metal Gates”, U.S. Appl. No. 11/515,114, filed Aug. 31, 2005.
Forbes, et al., “Metal Substituted Transistor Gates”, U.S. Appl. No. 11/176,738, filed Jul. 7, 2005.
Forbes, et al., “Metal-Substituted Transistor Gates”, U.S. Appl. No. 11/445,000 mailed Jun. 1, 2006.
Forbes, et al., “Tantalum Aluminum Oxynitride High-K Dielectric and Metal Gates”, U.S. Appl. No. 11/514,655, filed Aug. 31, 2006.
Forbes, Leonard, “Memory Utilizing Oxide Nanolaminates”, U.S. Appl. No. 11/458,854, filed Jul. 20, 2006, 58 pgs.
Forbes, Leonard, “Memory Utilizing Oxide-Conductor Nanolaminates”, U.S. Appl. No. 11/496,196, filed Jul. 31, 2006, 58 pgs.
Forbes, Leonard, et al., “Silicon Lanthanide Oxynitride Films”, U.S. Appl. No. 11/514,533, filed Aug. 31, 2006.
Forbes, Leonard, et al., “Tantalum Silicon Oxynitride High-K Dielectrics and Metal Gates”, U.S. Appl. No. 11/514,601, filed Aug. 31, 2006.
Gealy, Daniel F., et al., “Graded Dielectric Layers”, U.S. Appl. No. 11/216,542, filed Aug. 30, 2005.
Kraus, Brenda, et al., “Conductive Nanoparticles”, U.S. Appl. No. 11/197,184, filed Aug. 4, 2005.
Manchanda, L., et al., “High-K Dielectrics for Giga-Scale CMOS and Non-Volatile Memory Technology”, Lucent Technologies, Bell Laboratories, (2000), 1 page.
Related Publications (1)
Number Date Country
20130012031 A1 Jan 2013 US
Divisions (1)
Number Date Country
Parent 11029757 Jan 2005 US
Child 11735247 US
Continuations (2)
Number Date Country
Parent 12577624 Oct 2009 US
Child 13614059 US
Parent 11735247 Apr 2007 US
Child 12577624 US