Claims
- 1. A self-aligned hole structure comprising:a semiconductor substrate having device areas formed therein; a patterned polycide formed thereon; an interlevel dielectric layer formed on said patterned polycide; a shallow tapered hole having a taper less than 85° formed onto said patterned polycide through said dielectric layer; a shallow tapered hole formed over said device areas through said dielectric layer; a full-depth hole extended from said shallow tapered hole over said patterned polycide into said patterned polycide; and a full-depth hole extended from said shallow tapered hole over said device areas onto said device areas.
- 2. The structure of claim 1, wherein said patterned polycide comprises a SiN layer and SiN sidewall spacers.
- 3. The structure of claim 1, wherein said dielectric layer is planarized spin-on-glass.
- 4. The structure of claim 1, wherein said shallow tapered hole has a depth reaching the top of said patterned polycide.
- 5. The structure of claim 1, wherein said full-depth hole extending from said shallow tapered hole over said patterned polycide into said patterned polycide has a depth reaching a poly-Si layer of said polycide.
Parent Case Info
This is a division of patent application Ser. No. 08/827,818, filing date Apr. 11, 1997, Method Of Fabricating Contact Holes In High Density Integrated Circuits Using Taper Contact And Self-Aligned Etching Processes, assigned to the same assignee as the present invention.
US Referenced Citations (6)
Non-Patent Literature Citations (2)
Entry |
S. Wolf, “Silicon Processing for the VLSI Era” vol. 2, 1990, Lattice Press, Sunset Beach, CA, p. 539. |
S. Wolf, “Silicon Processing for the VLSI Era” vol. 3, 1990, Lattice Press, Sunset Beach, CA, p. 398. |