European Search Report from European Patent Application No. 94830331.8, filed Jul. 4, 1994. |
Patent Abstracts of Japan, vol. 16, No. 275 (E-1219) Jun. 19, 1992 & JP-A-04 065 132 Oki Electric Ind. Co. Ltd. |
Patent Abstracts of Japan, vol. 12, No. 330 (E-655)-Sep. 7, 1988 & JP-A-63 095 669 Matsushita Electric Ind. Co. |
Patent Abstracts of Japan, vol. 11, No. 237 (e-528) Aug. 4, 1987 & JP-A-62 051 216 Toshiba Corp. |
IEEE Journal of Solid-State Circuits, vol. SC-11, No. 5, Oct. 1976, Michael D. Pocha, et al., “A Computer-Aided Design Model for High-Voltage Double Diffused MOS (DMOS) Transistors”, pp. 718-726. |
Proceedings of the 1 st Conference on Solid State Devices, Tokyo 1969, Supplement to the Journal of The Japan Society of Applied Physics, vol. 39, 1970, Y. Tarui, et al., “Diffusion of Self-Aligned Most: A New Approach for High Speed Device”; pp. 105-110. |
IEEE Journal of Solid-State Circuits, vol. SC-10, No. 5, Oct. 1975, T.J. Rodgers, et al., “An Experimental and Theoretical Analysis of Double-Diffused MOS Transistors”; pp. 322-331. |
Microelechonik 4, Munich, Nov. 1970, Y. Tarui, et al., “Diffusion Self-Aligned Most and Lateral Transistor”; pp. 102-129. |
The Theory and Practice of Microelectronics, Chapters, 4, 6, 7, 8, 10, 13 and 15; Ghandi. |
Integrated Circuits Laboratory, Stanford Electronics Laboratories, Stanford University, Technical Report No. 4956-1, Mar. 1976, Michale D. Pocha, “High Voltage Double Diffused MOS Transistors for Integrated Circuits”; pp. 1-244. |
Intel Corporation, Mountain View, University of California, Berkeley, John Wiley & Sons, A.S. Grove, “Physics and Technology of Semiconductor Devices”. |