Claims
- 1. A read-only memory device comprising:
- an array of individual memory sites including at least one switchable memory element at each of said sites;
- a plurality of bitlines, each capable of being grounded via a connection through each of said switchable memory elements in a particular row of said memory site array; and
- a decoding circuit connected to said plurality of bitlines, adapted to provide an output indicative of a particular one of said plurality of bitlines being grounded via a specific one of said switchable memory elements in said particular row of said memory site array.
- 2. The invention of claim 1 wherein said switchable memory element comprises a transistor.
- 3. The invention of claim 1 wherein said decoding circuit includes sequential logic elements.
- 4. The invention of claim 1 wherein said decoding circuit includes combinational logic elements.
- 5. A method for retrieving digital data comprising the steps of:
- accessing a plurality of bitlines associated with a single memory site;
- determining which, if any, of said plurality of bitlines are connected to ground at said memory site; and
- producing a signal as a function of said determination, wherein said signal represents a particular data state associated with a multiple bit data sequence.
- 6. The invention of claim 5 wherein said step of determining which, if any, of said plurality of bitlines are connected to ground at said memory site, and said step of producing a signal as a function of said determination employ combinational logic decoding.
- 7. The invention of claim 5 wherein said step of determining which, if any, of said plurality of bitlines are connected to ground at said memory site, and said step of producing a signal as a function of said determination employ sequential logic decoding.
- 8. A method for retrieving digital data comprising the steps of:
- accessing a plurality of n bitlines associated with a single memory site;
- determining which, if any, of said plurality of bitlines are interconnected at said memory site; and
- producing a signal as a function of said determination, wherein said signal is representative of one of (n(n-1)/2)+1 data states.
- 9. The invention of claim 8 wherein said step of determining which, if any, of said plurality of bitlines are connected to ground at said memory site, and said step of producing a signal as a function of said determination employ combinational logic decoding.
- 10. The invention of claim 8 wherein said step of determining which, if any, of said plurality of bitlines are connected to ground at said memory site, and said step of producing a signal as a function of said determination employ sequential logic decoding.
Parent Case Info
This is a division of application Ser. No. 08/408,673 filed Mar. 21, 1995, now U.S. Pat. No. 5,528,534.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
4809224 |
Suzuki et al. |
Feb 1989 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
408673 |
Mar 1995 |
|