Claims
- 1. A method for manufacturing a high density transistor component comprising the steps of:
- (a) providing a semiconductor substrate;
- (b) forming a dielectric layer above the substrate;
- (c) forming an epitaxial silicon layer above and on two sides of the dielectric layer;
- (d) forming a gate terminal layer above the silicon layer; and
- (e) forming source/drain regions, on each side of the gate terminal in the silicon layer, the source/drain regions defining a channel region formed in the space between the source/drain regions and underneath the dielectric layer, wherein the dielectric layer in the step (b) is formed by the steps of:
- forming a pad oxide layer above the silicon substrate;
- forming a silicon nitride layer above the pad oxide layer;
- patterning the silicon nitride layer and the pad oxide layer to form isolating trenches;
- forming isolating oxide layers in the isolating trenches;
- etching the silicon nitride layer to reduce thickness thereof; and
- patterning the residual silicon nitride layer and pad oxide layer.
- 2. A method according to claim 1, wherein the method for forming the isolating oxide layer further comprises of the following steps:
- depositing a silicon dioxide layer in the isolating trenches and above the silicon nitride layer; and
- using a chemical-mechanical polishing method to polish the silicon dioxide layer until the silicon nitride layer is exposed.
- 3. A method according to claim 1, wherein the thickness of the pad oxide layer is about 2000.about.4000 .ANG..
- 4. A method according to claim 2, wherein the residual thickness of the silicon nitride layer is about 500.about.1000 .ANG..
- 5. A method according to claim 2, wherein step (c) comprises the substeps:
- growing an epitaxial silicon layer above the semiconductor substrate; and
- using a chemical-mechanical polishing method to polish the epitaxial silicon layer until it is almost at the same surface level as the silicon dioxide layer.
- 6. A method according to claim 1, wherein the source/drain regions have a lightly doped drain structure.
- 7. A method according to claim 1, wherein the gate terminal forming step comprises forming a stacked gate oxide layer and a polysilicon layer as an assembly.
- 8. A method according to claim 1, wherein the channel length is smaller than about 0.18 .mu.m.
- 9. A method according to claim 8, wherein in steps (b) and step (c), comprises of the following substeps:
- forming sequentially a first pad oxide layer, a first silicon nitride layer, a second pad oxide layer and a second silicon nitride layer above the semiconductor substrate;
- patterning the first and the second silicon nitride layers and the pad oxide layers to form isolating trenches;
- forming isolating silicon oxide layers in the isolating trenches;
- further defining the first and the second silicon nitride layers and the pad oxide layers to form a channel of the desired length;
- removing the first and the second pad oxide layer along the channel region locations;
- growing an epitaxial silicon layer above the silicon substrate that also back fills into the space between the first and the second silicon nitride layers; and
- removing the second silicon nitride layer leaving only the residual first silicon nitride layer behind as the dielectric layer.
- 10. A method according to claim 9, wherein the step of forming the isolating oxide layer comprises the following substeps:
- depositing a silicon dioxide layer into the isolating trenches and above the silicon nitride layer; and
- using a chemical-mechanical polishing method to polish the silicon dioxide layer until the silicon nitride layer is exposed.
- 11. A method according to claim 9, wherein the thickness of the first and the second pad oxide layers are both about 300.about.1000 .ANG., and the thickness of the first and the second silicon nitride layers are both about 1500.about.3000 .ANG..
Priority Claims (1)
Number |
Date |
Country |
Kind |
86105898 |
May 1997 |
TWX |
|
Parent Case Info
This is a division of application Ser. No. 08/917,709, filed Aug. 26, 1997, now U.S. Pat. No. 5,959,331.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
5055427 |
Haskell |
Oct 1991 |
|
5273921 |
Neudeck et al. |
Dec 1993 |
|
5289027 |
Terrill et al. |
Feb 1994 |
|
5627097 |
Venkatesan et al. |
May 1997 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
917709 |
Aug 1997 |
|