Claims
- 1. A Field Effect Transistor (FET) comprising:
a layered semiconductor stack having a channel layer of a first conduction type between a pair of layers of a second conduction type; a gate insulator layer on a sidewall of said semiconductor stack; and a gate layer, a side of said gate layer adjacent said gate insulator layer extending along said channel layer, said side forming a gate of the FET.
- 2. The FET of claim 1 wherein semiconductor stack is a silicon stack.
- 3. The FET of claim 2 wherein the silicon stack is an epitaxially grown silicon stack.
- 4. The FET of claim 3 wherein the first conduction type is P-type and the second conduction type is N-type.
- 5. The FET of claim 3 wherein the first conduction type is N-type and the second conduction type is P-type.
- 6. The FET of claim 3 wherein the gate insulator layer comprises a layer of SiO2.
- 7. The FET of claim 6 wherein the gate insulator layer further comprises a nitride layer.
- 8. The FET of claim 7 wherein the gate insulator layer comprises a layer of ONO.
- 9. The FET of claim 3 wherein the gate layer is a layer of polysilicon.
- 10. The FET of claim 9 wherein the polysilicon gate layer is as thick as the channel layer.
- 11. The FET of claim 9 wherein the polysilicon gate layer is substantially thicker than the channel layer.
- 12. An integrated circuit (IC) including a plurality of Field Effect Transistors (FETs), at least one said FET comprising:
a layered epitaxial semiconductor stack having a channel layer of a first conduction type between first and second layers of a second conduction type; a gate insulator layer on a sidewall of said epitaxial semiconductor stack; and a gate layer, a side of said gate layer adjacent said gate insulator layer extending along said channel layer, said side forming a gate of the FET.
- 13. The IC of claim 12 wherein the epitaxial semiconductor stack is an epitaxially grown silicon stack.
- 14. The IC of claim 13 wherein said at least one FET is at least two FETs, the second FET of said at least two FETs further comprising:
a second channel of a third conduction type in a channel layer between third and fourth conduction layers of a fourth conduction type; a second gate insulator layer on a sidewall of said channel layer; and a second gate layer, a side of said second gate layer adjacent said gate insulator layer extending along said second channel and forming said second FET's gate.
- 15. The IC of claim 14 wherein the third and fourth conduction layers are the first and second layers, the third conduction type is the first conduction type, the fourth conduction type is the second conduction type, said second sidewall is opposite said first sidewall, said second channel is in said channel layer and said second gate layer is coplanar with said first gate layer.
- 16. The IC of claim 14 wherein the third conduction layer is the second conduction layer, said second channel is in a second channel layer, the second conduction layer is between the first and second channel layer, the third conduction type is the first conduction type, and the fourth conduction type is the second conduction type.
- 17. The IC of claim 14 further comprising:
a second epitaxial silicon stack, wherein the second FET is in the second epitaxial silicon stack.
- 18. The IC of claim 17, wherein the at least two FETs are cross coupled FETs in a SRAM cell, the first and third conduction types are P-type and the second and fourth conduction types are N-type.
- 19. The IC of claim 17, wherein the at least two FETs are cross coupled FETs in a SRAM cell, the first and third conduction types are N-type and the second and fourth conduction types are P-type.
- 20. The IC of claim 17, wherein the at least two FETs are complementary FETs in an invertor, the first and fourth conduction types are P-type and the second and N-type conduction types are N-type.
- 21. A logic gate including at least one pair of Field Effect Transistors (FETs), said at least one pair of FETs comprising:
a layered epitaxial silicon stack having a first channel and a second channel of a first conduction type, said first channel being between first and second layers of a second conduction type and said second channel being between a said second layer and a third layer of said second conduction type; a first gate insulator layer on a first sidewall of said epitaxial semiconductor stack; a second gate insulator layer on a second sidewall of said epitaxial semiconductor stack; a first gate layer, a side of said first gate layer adjacent said first gate insulator layer extending along said first channel, said side of said first gate layer forming a first FET's gate; and a second gate layer, a side of said second gate layer adjacent said second gate insulator layer extending along said second channel, said side of said second gate layer forming a second FET's gate.
- 22. The logic gate of claim 21 wherein at least one pair is at least two pair,
the first and third conduction layers of a first said pair being the same layer, said first and second channels being first and second sidewalls of said channel layer, the second channel of a second pair of said at least two pair being in a second channel between said second and third conduction layer, said second conduction being between the first and second channel layers, and a strap, said second layer of said first pair being connected by said strap to said third layer of said second pair.
- 23. The logic gate of claim 21 being a NAND gate wherein the first said pair of FETs is a pair of P-type FETs and the second said pair of FETs is a pair of N-type FETs, a first input being connected to the first gate of each said pair, a second input being connected to the second gate of each said pair and the strap being the NAND gate's output.
- 24. The logic gate of claim 21 being a NOR gate wherein the first said pair of FETs is a pair of N-type FETs and the second said pair of FETs is a pair of P-type FETs, a first input being connected to the first gate of each said pair, a second input being connected to the second gate of each said pair and the strap being the NOR gate's output.
- 25. An array of SRAM cells, each of said SRAM cells comprising:
a pair of cross coupled invertors, each said invertor including a pair of vertical FETs, each of said vertical FETs comprising:
a layered epitaxial silicon stack, said layered epitaxial silicon stack comprising a source layer, a channel layer on said source layer and a drain layer on said channel layer, a gate insulator layer at a sidewall of said channel layer, and a polysilicon gate layer, a side of said gate forming said FET's gate; and a pair of pass gates, each said pass gate being an individual said vertical FET and coupled to one side of said cross coupled invertors.
- 26. The array of claim 25 wherein the pair FETs in the of cross coupled invertors is a PFET and a NFET and the pass gates are NFETs.
- 27. The array of claim 26 wherein the gate insulator layer comprises a layer of SiO2.
- 28. The array of claim 27 wherein the gate insulator layer further comprises a nitride layer.
- 29. The array of claim 28 wherein the gate insulator layer comprises a layer of ONO.
- 30. The array of claim 26 wherein the polysilicon gate layer is as thick as the channel layer.
- 31. The array of claim 26 wherein the polysilicon gate layer of the PFETs is substantially thicker than the channel layer.
- 32. The array of claim 26 further comprising at least one resistive strap connecting the output of one of said invertors to the other invertor's input, whereby a level change at said output is delayed from reaching said input.
- 33. The array of claim 32 wherein at least one resistive strap is two resistive straps, each of said resistive straps connecting the output of one of said invertors to the other invertor's input, whereby a level change at one said output is delayed from reaching the other said input.
- 34. A method of forming Field Effect Transistors (FETs), said method comprising the steps of:
a) growing layered epitaxial stacks on a surface of a semiconductor substrate, said layered epitaxial stacks having a channel layer between a pair of conduction layers, a plurality of said layered epitaxial stacks being in device regions; b) growing a gate insulator layer along at least one sidewall of each of said plurality layered epitaxial stacks in device regions; c) forming a gate layer on said gate insulator layer; and d) selectively removing said gate layer from said gate insulator layer, said gate layer remaining in gate regions and laterally extending from said gate insulator layer at said channel, the side of said gate layer in each said gate region forming the gate of a FET.
- 35. The method of claim 34 wherein the step (a) of growing the epitaxial stack comprises the steps of:
1) growing a layered dielectric on a semiconductor wafer; 2) opening a plurality of trenches through a surface layer of said layered dielectric; 3) opening a plurality of slots in each of said trenches to said semiconductor wafer; 4) forming a plurality of sidewall spacers in said slots; 5) removing any remaining dielectric from between said slots, said sidewall spacers defining said device regions and said gate regions; and 6) growing said epitaxial stack in said slots on said semiconductor wafer.
- 36. The method of claim 35 further comprising, before the step (6) of growing the epitaxial stack, the step of:
5a) selectively removing one or more sidewall spacers from said slots.
- 37. The method of claim 35 wherein the step (b) of growing the gate insulator layer comprises the steps of:
1) selectively removing portions of said epitaxial stack in said gate regions to expose one or more stack sidewall; and 2) forming said gate insulator layer on each said exposed stack sidewall.
- 38. The method of claim 37, wherein one or more stack sidewall is two sidewalls of each epitaxial stack in one of said device regions and said gate insulator is formed on said two sidewalls.
- 39. The method of claim 37, wherein the step (b1) of selectively removing epitaxial stack portions comprises the steps of:
i) selectively removing a first of said pair of conduction layers to expose said channel layer and upper portions of sidewall spacers in said gate regions; ii) removing said upper portions of said sidewall spacer; iii) filling said gate regions with an insulating material; iv) removing said semiconductor substrate to expose the other conduction layer of said pair; v) selectively removing said other conduction layer and said channel layer in said gate regions to expose remaining portions of said sidewall spacers and said insulating material filling said gate regions; vi) removing said remaining sidewall spacer portions to expose sidewalls of said layered epitaxial stacks in device regions; and vii) forming a gate insulator layer on said exposed sidewalls.
- 40. The method of claim 37 wherein the step (c) of forming the gate layer comprises directionally depositing a layer of conductive material by collimated sputtering from a target of said conductive material.
- 41. The method of claim 40, further comprising after the step (d) of selectively removing the gate layer, the step of:
e) filling said gate regions with an insulating material; f) opening contacts through said insulating material in said gate regions to said gate layer; and g) filling said contacts with conducting material.
- 42. The method of claim 41, wherein at least two of said FETs are FETs in a FET stack of two or more FETs, said FET stack having a layered epitaxial stack of alternating channel layers and conduction layers.
- 43. The method of claim 42 wherein two or more FETs is two FETs, said first conduction layer of said pair being removed in two gate regions adjacent to said FET stack and further comprising after the step (1(i)) the step of:
iA) selectively removing, in one of said two gate regions, one of two said channel layers and a conduction layer between said two channel layers.
- 44. The method of claim 43, further comprising the step of:
h) strapping one of said pair of conduction layers of said FET stack to one of said pair conduction layers in a second device region; and j) strapping each gate contact of said two FETs to a corresponding gate contact to a gate adjacent said second device region.
- 45. The method of claim 41, further comprising the step of:
h) strapping one of said pair of conduction layers of said FET stack to one of said pair conduction layers in a second device region; and j) strapping each gate of said two FETs to a corresponding gate adjacent said second device region.
- 46. A method of forming an array of SRAM cells, said method comprising the steps of:
a) forming a plurality of sidewall spacers on a surface of a semiconductor wafer, said sidewall spacers defining said device regions and said gate regions; and b) growing layered epitaxial stacks on said semiconductor wafer between said sidewall spacers, said layered epitaxial stacks having a channel layer between a pair of conduction layers; c) selectively removing a first of said pair of conduction layers to expose said channel layer and upper portions of sidewall spacers in said gate regions; d) removing said upper portions of said sidewall spacer and filling said gate regions with an insulating material; e) removing said semiconductor wafer to expose the other conduction layer of said pair; f) selectively removing said other conduction layer and said channel layer in said gate regions to expose remaining portions of said sidewall spacers and said insulating material and removing said remaining sidewall spacer portions to expose sidewalls of said layered epitaxial stacks in device regions; g) forming a gate insulator layer on said exposed sidewalls; h) forming a gate layer on said gate insulator layer; j) selectively removing said gate layer from said gate insulator layer, said gate layer remaining in gate regions and laterally extending from said gate insulator layer at said channel, the side of said gate layer in each said gate region forming the gate of a FET; k) filling said gate regions with an insulating material; l) opening contacts through said insulating material in said gate regions to said gate layer; and m) filling said contacts with conducting material.
- 47. The method of claim 46, wherein the array of SRAM cells is an array of CMOS SRAM cells and wherein the step (a) of forming sidewall spacers comprises the steps of:
1) forming trenches in a plurality of cell areas through a surface layer of a layered dielectric on said semiconductor wafer, at least one trench in each said cell area being wider than other said trenches in said each cell area; 2) forming a plurality of slots to said semiconductor wafer in said trenches; 3) conformally depositing a layer of the same material as said surface layer over said surface layer and into said slots; and 4) reactive ion etching said conformally deposited layer such that sidewalls of said deposited material are left in said slots.
- 48. The method of claim 47 wherein the step (g) of forming the gate layer comprises:
directionally depositing a first layer of conductive material by collimated sputtering from a target of said conductive material.
- 49. The method of claim 48, wherein the epitaxial stack grown in steps (b) forms FETs of a first type and, after the step (d) of removing upper portions of said first type stack, further comprising:
growing layered epitaxial stacks of a second type on said semiconductor wafer.
- 50. The method of claim 49 after the step (k) of filling the gate regions, further comprising the steps of:
k1) exposing sidewalls of said second type stacks and forming a gate insulator layer on said exposed second type stack sidewalls; k2) directionally depositing a second gate layer of conductive material by collimated sputtering from a target of said conductive material; k3) selectively removing said second gate layer from said gate insulator layer, said second gate layer remaining in gate regions and laterally extending from said gate insulator layer on said second type stack, the side of said second gate layer in each said gate region forming the gate of a second type FET; and k4) filling said gate regions above said second type FET gates with an insulating material.
- 51. The method of claim 50, wherein said second gate layer is thicker than the first said gate layer.
- 52. The method of claim 50, wherein FETs formed in said wider slots are cell pass gates, said method further comprising the steps of:
n) forming a wiring strap between each device area in each of said pass gates and a pair of stacks, said pair of stacks being one first type stack and one second type stack; and m) forming a strap between each said wiring strap and the gates of a second pair of stacks.
- 53. The method of claim 50, wherein FETs formed in said wider slots are cell pass gates, said method further comprising the steps of:
n) forming a wiring strap between each device area in each of said pass gates and a pair of stacks, said pair of stacks being one first type stack and one second type stack; and m) forming a high resistance strap between each said wiring strap and the gates of a second pair of stacks, the resistance of said high resistance strap being high than said wiring strap.
- 54. The method of claim 50, wherein the step (g) of forming the gate insulator comprises the steps of:
1) forming an oxide layer on said stack sidewall; and 2) forming a nitride layer on said oxide layer.
- 55. The method of claim 54, wherein the step (g) of forming the gate insulator further comprises the step of:
3) depositing an oxide layer on said nitride layer.
RELATED APPLICATION
[0001] The present invention is related to U.S. patent application Ser. No. 08/______ (Attorney Docket No. BU9-96-123) entitled “High Performance Direct Coupled FET Memory Cell” to Bertin et al., filed coincident herewith and assigned to the assignee of the present application.