Claims
- 1. A method for forming an integrated circuit capacitor in a trench, comprising:forming a trench in a semiconductor substrate; forming a first dielectric layer in said trench; forming a patterned polysilicon layer on said dielectric layer; forming a metal silicide on said polysilicon layer; forming a second dielectric layer over said metal silicide layer; forming a conductive layer over said dielectric layer; forming a hardmask layer over said conductive layer; etching said hardmask layer and partially etching said conductive layer using a dry etch process; and etching remaining conductive layer using a wet etch process.
- 2. The method of claim 1 wherein said dry etch process used to etch said hardmask layer and partially etch said conductive layer is a two step etch process consisting essentially of a first plasma etch step and a second plasma etch step.
- 3. The method of claim 2 wherein said first plasma etch step is a plasma etch process comprising Cl2, Ar, and BCl3.
- 4. The method of claim 3 wherein said second plasma etch step is a plasma etch process comprising Cl2, Ar, BCl3, and N2.
- 5. The method of claim 1 wherein said wet etch process is a two step etch process consisting essentially of a first wet etch step and a second wet etch step.
- 6. The method of claim 5 wherein said first wet etch step comprises spraying a Piranha solution and a SC1 solution.
- 7. The method of claim 6 wherein said second wet etch step comprises a SC1 megasonic process.
Parent Case Info
This application is a divisional of application Ser. No. 10/286,936, filed Oct. 31, 2002 now U.S. Pat. No. 6,686,237.
US Referenced Citations (9)