Claims
- 1. Process for manufacturing of a semiconductor device comprising a blocking pn junction, a source zone of a first conductivity type connected to a first electrode and bordering on a zone forming the blocking pn junction of a second conductivity type complementary to the first conductivity type, and a drain zone of the first conductivity type connected to a second electrode, the side of the zone of the second conductivity type facing the drain zone forming a first surface, and in the region between the first surface and a second surface located between the first surface and the drain zone, areas of the first and second conductivity type nested in one another, comprising the step of:
varying in individual semiconductor layers, by doping, the degree of compensation in the regions of the second conductivity type.
- 2. Process according to claim 1, further comprising the step of:
varying in individual semiconductor layers, by doping, the degree of compensation in the regions of the first conductivity type.
- 3. Process for manufacturing of a semiconductor device comprising a blocking pn junction, a source zone of a first conductivity type connected to a first electrode and bordering on a zone forming the blocking pn junction of a second conductivity type complementary to the first conductivity type, and a drain zone of the first conductivity type connected to a second electrode, the side of the zone of the second conductivity type facing the drain zone forming a first surface, and in the region between the first surface and a second surface located between the first surface and the drain zone, areas of the first and second conductivity type nested in one another, comprising the step of:
varying in individual semiconductor layers, by doping, the degree of compensation in the regions of the first conductivity type.
- 4. Process according to claim 3, further comprising the step of:
varying in individual semiconductor layers, by doping, the degree of compensation in the regions of the second conductivity type.
- 5. Process for manufacturing of a semiconductor device comprising a blocking pn junction, a source zone of a first conductivity type connected to a first electrode and bordering on a zone forming the blocking pn junction of a second conductivity type complementary to the first conductivity type, and a drain zone of the first conductivity type connected to a second electrode, the side of the zone of the second conductivity type facing the drain zone forming a first surface, and in the region between the first surface and a second surface located between the first surface and the drain zone, areas of the first and second conductivity type nested in one another, comprising the step of:
varying in individual semiconductor layers, by doping, the degree of compensation in the regions of the first conductivity type, and varying in individual semiconductor layers, by doping, the degree of compensation in the regions of the second conductivity type.
CROSS REFERENCE TO RELATED APPLICATION
[0001] This application is a divisional of U.S. patent application Ser. No. 09/786,022 filed Nov. 9, 2001.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09786022 |
Nov 2001 |
US |
Child |
10455858 |
Jun 2003 |
US |