Claims
- 1. A memory device comprising:a memory array having data stored in a memory cell having an adjustable threshold voltage; and a periphery circuit coupled to the memory array, the periphery circuit transmitting a plurality of voltages to the memory cell and sensing the adjustable threshold voltage of the memory cell to determine the data stored by the memory cell.
- 2. A memory device comprising:means having an adjustable threshold voltage for storing data; and means coupled to the storing means for determining the data stored in the storing means by sensing the adjustble threshold voltage.
- 3. A memory device comprising:a memory array having data stored in a memory cell having an adjustable threshold voltage, wherein said memory cell is a multi-state memory cell; and a periphery circuit coupled to the memory array, the periphery circuit transmitting a plurality of voltages to the memory cell and sensing the adjustable threshold voltage of the memory cell to determine the data stored by the memory cell.
- 4. The memory device of claim 3, wherein said sensing senses a plurality of the multi-states in parallel.
- 5. The memory device of claim 4, wherein said sensing is current based.
- 6. The memory device of claim 4, wherein said sensing uses a number of reference values equal to the number of said multi-states.
- 7. The memory device of claim 4, wherein said sensing uses a number of reference values less than the number of said multi-states.
- 8. The memory device of claim 2, wherein said means having an adjustable threshold voltage for storing data can store more than two data states.
- 9. A memory device comprising:a memory array having data stored in one or more memory storage elements each comprising one or more floating gates and one or more select gates and having a threshold voltage adjustable to store more than two data states; and a periphery circuit coupled to the memory array, the periphery circuit transmitting a plurality of voltages to the memory storage elements and sensing the adjustable threshold voltage of the memory storage elements to determine the data stored by the memory storage elements.
- 10. The memory device of claim 9, wherein said memory array has a virtual ground architecture.
- 11. The memory device of claim 9, wherein each of said floating gates has a threshold voltage adjustable to store more than two data states.
- 12. The memory device of claim 9, wherein said sensing senses a plurality of said more than two data states in parallel.
- 13. The memory device of claim 12, wherein said sensing is current based.
- 14. The memory device of claim 12, wherein said sensing uses a number of reference values equal to said more than two data states.
- 15. The memory device of claim 12, wherein said sensing uses a number of reference values less than said more than two data states.
- 16. The memory device of claim 9, wherein each of said memory storage fuirther comprises one or more select gates.
CROSS-REFERENCE TO RELATED APPLICATIONS
This is a continuation of application Ser. No. 08/154,162, filed Nov. 17, 1993, which is a division of application Ser. No. 07/777,673, filed Oct. 15, 1991, now U.S. Pat. No. 5,268,319, which is a division of application Ser. No. 07/381,139, filed Jul. 17, 1989, now U.S. Pat. No. 5,198,380, which in turn is a division of original application Ser. No. 07/204,175, filed Jun. 8, 1988, now U.S. Pat. No. 5,095,344.
US Referenced Citations (19)
Foreign Referenced Citations (1)
Number |
Date |
Country |
57176598 |
Oct 1982 |
JP |
Non-Patent Literature Citations (1)
Entry |
Torelli et al, “An Improved Method for Programming a Word-Erasable EEPROM”, Alta Frequenza, vol. 52, Nov.-Dec. 1983, No. 6, pp. 487-494. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
08/154162 |
Nov 1993 |
US |
Child |
09/280036 |
|
US |