In some of the existing reliability tests of high-voltage metal-oxide-semiconductor (HVMOS) devices, a plurality of sample HVMOS devices is formed on a wafer. The sample HVMOS devices may have different structures, for example, with different sizes and dimensions. Time dependent dielectric breakdown (TDDB) tests are performed on the sample devices. Typically, the TDDB tests are performed by stressing the HVMOS devices with currents, and the tests may be performed at elevated temperatures. The tests may be performed until the sample devices fail. Accordingly, the tests are time-consuming. The TDDB test results are then analyzed to determine the reliability of the HVMOS devices.
Due to the long time needed to perform the TDDB tests, the tests are difficult to catch up with the product design cycle time. Furthermore, the existing TDDB tests do not support the establishments of design rules, and designers cannot use the results of the TDDB tests to guide the design process.
For a more complete understanding of the embodiments, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
The making and using of the embodiments of the disclosure are discussed in detail below. It should be appreciated, however, that the embodiments provide many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative, and do not limit the scope of the disclosure.
A design rule for guiding the design of high-voltage p-type metal-oxide-semiconductor (HVPMOS) devices is provided in accordance with an embodiment. A method for quickly evaluating reliability of the HVPMOS devices is provided, wherein the reliability is related to the time dependent dielectric breakdown (TDDB) characteristics of the HVPMOS devices. Throughout the various views and illustrative embodiments, like reference numbers are used to designate like elements.
In
During the operation of HVPMOS device 22, drain voltage Vd may be a high voltage, for example, 5V or higher. Source region 32 and gate electrode 30 may be applied with a low voltage such as 0V or other low voltages. In an exemplary embodiment, HVPMOS device 22 is a 5V HVPMOS device designed to be operated under drain voltage up to 5 volts without being damaged. When gate voltage Vg and source voltage Vs are 0V, with the increase in drain voltage Vd to 5V and higher, several operation stages may occur, wherein
Referring to
Referring again to
Experiments results were performed on a plurality of test structures shown in
The experiment results revealed that, contrary to the conventional understanding that spacing A does not affect the respective adjacent HVPMOS devices, active-region-to-guard-ring spacing A has a significant effect on the reliability of the respective adjacent HVPMOS devices. With the increase in active-region-to-guard-ring spacing A (as shown by an arrow in
Through experiments, it is also found that the reliability of HVPMOS devices 22 is also related to spacings B, C, G1, and G2 (
Referring back to
In
Since current gain β is directly related to the reliability of the respective HVPMOS devices, bulk resistance Rb may also be used as an indicator of the reliability of the respective HVPMOS devices. Accordingly, in accordance with embodiments, the evaluation of the reliability of HVPMOS devices includes forming the HVPMOS devices on silicon substrates, and measuring and calculating the bulk resistances Rb of the HVPMOS devices to determine the reliability of the respective HVPMOS devices. It is realized that the bulk resistance Rb may be affected by various factors such as the doping concentration of n-well region 36 in
In an example of determining reference bulk resistance Rbref, a plurality of HVPMOS devices having different spacings A may be formed on a wafer, and the current gains β of these HVPMOS devices may be measured. The spacings A of the HVPMOS devices may range from smaller than 1 μm to about 50 μm, for example, to ensure that among these HVPMOS devices, there is one reference HVPMOS device having current gain β substantially equal to 1. By measuring source currents Is and bulk currents Ib, current gains β of the HVPMOS devices may be found, and the reference HVPMOS device may be chosen. The bulk resistance of the reference HVPMOS device is measured and calculated to find reference bulk resistance Rbref.
In the embodiments, the HVPMOS devices with the bulk resistance Rb values greater than reference bulk resistance Rbref (with a reasonable margin) are determined as not reliable, while the HVPMOS devices with the bulk resistance Rb values smaller than reference bulk resistance Rbref (with a reasonable margin) may be determined as reliable. Alternatively, instead of forming the HVPMOS devices and measuring and calculating the bulk resistances Rb, simulations may be performed to find out the bulk resistances Rb of HVPMOS devices, and the reliability of the HVPMOS devices may be evaluated based on the simulated bulk resistance Rb, for example, by comparing them with reference bulk resistance Rbref, which may be simulated or measured from HVPMOS devices in physical silicon chips. Using bulk resistances Rb to evaluate the reliability of HVPMOS devices takes much less cycle time than the conventional methods of TDDB performance evaluation.
Furthermore, the evaluation of the reliability of HVPMOS devices comprises measuring spacings A, B, C, G1, and G2 (
By using the embodiments, the adverse effects of guard ring to the reliability of HVPMOS devices are substantially eliminated. Furthermore, the bulk resistance values may be used as criteria to evaluate the reliability of HVPMOS devices, hence the reliability evaluation may be performed much faster than using conventional methods.
In accordance with embodiments, a method of determining the reliability of a HVPMOS device includes determining a bulk resistance of the HVPMOS device, and evaluating the reliability of the HVPMOS device based on the bulk resistance.
In accordance with other embodiments, a method includes determining a reference bulk resistance of a reference HVPMOS device, wherein a parasitic lateral BJT of the reference HVPMOS device has a current gain equal to about 1. The lateral BJT has a source, a drain, and a well region of the reference HVPMOS device as an emitter, a collector, and a base, respectively. Bulk resistances of a plurality of HVPMOS devices on a chip are determined. The reliability of the plurality of HVPMOS devices are determined by comparing the bulk resistances with the reference bulk resistance.
In accordance with yet other embodiments, a device includes a semiconductor chip, wherein all HVPMOS devices in the semiconductor chip and including adjacent guard rings have active-region-to-guard-ring spacings smaller than about 2 μm. The active-region-to-guard-ring spacings are distances between outer edges of active regions of the respective HVPMOS devices and corresponding nearest n-type guard rings. The active-region-to-guard-ring spacings are measured in channel width directions of the respective HVPMOS devices.
Although the embodiments and their advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the embodiments as defined by the appended claims. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, and composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the disclosure. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps. In addition, each claim constitutes a separate embodiment, and the combination of various claims and embodiments are within the scope of the disclosure.
This application is a continuation of U.S. patent application Ser. No. 17/072,251, entitled “HVMOS Reliability Evaluation using Bulk Resistances as Indices,” and filed Oct. 16, 2020, which is a continuation of U.S. patent application Ser. No. 16/599,929, entitled “HVMOS Reliability Evaluation using Bulk Resistances as Indices,” filed on Oct. 11, 2019, now U.S. Pat. No. 10,833,082 issued Nov. 10, 2020, which is a continuation of U.S. patent application Ser. No. 15/995,778, entitled “HVMOS Reliability Evaluation using Bulk Resistances as Indices,” filed on Jun. 1, 2018, now U.S. Pat. No. 10,504,896 issued Dec. 10, 2019, which is a divisional of U.S. patent application Ser. No. 14/959,393, entitled “HVMOS Reliability Evaluation using Bulk Resistances as Indices,” filed on Dec. 4, 2015, now U.S. Pat. No. 9,991,260 issued Jun. 5, 2018, which is a divisional of U.S. patent application Ser. No. 13/111,730, entitled “HVMOS Reliability Evaluation using Bulk Resistances as Indices,” filed on May 19, 2011, now U.S. Pat. No. 9,209,098 issued Dec. 8, 2015, which applications are incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
3487301 | Gardner et al. | Dec 1969 | A |
4199776 | Ahmed | Apr 1980 | A |
4264941 | London | Apr 1981 | A |
5432370 | Kitamura et al. | Jul 1995 | A |
5548147 | Mei | Aug 1996 | A |
5633202 | Brigham et al. | May 1997 | A |
5714784 | Ker et al. | Feb 1998 | A |
5998846 | Jan et al. | Dec 1999 | A |
6046494 | Brigham et al. | Apr 2000 | A |
6072215 | Kawaji et al. | Jun 2000 | A |
6469354 | Hirata | Oct 2002 | B1 |
6534867 | Kamiya et al. | Mar 2003 | B1 |
6563908 | Enck, Jr. | May 2003 | B1 |
6617632 | Taniguchi et al. | Sep 2003 | B2 |
6686233 | Soderbarg et al. | Feb 2004 | B2 |
6740939 | Sayama et al. | May 2004 | B2 |
6764909 | Salling et al. | Jul 2004 | B2 |
6833568 | Duvvury et al. | Dec 2004 | B2 |
6858901 | Ker et al. | Feb 2005 | B2 |
6879007 | Takamura | Apr 2005 | B2 |
6902258 | Chen et al. | Jun 2005 | B2 |
6909149 | Russ et al. | Jun 2005 | B2 |
6924693 | Black | Aug 2005 | B1 |
7067881 | Matsumoto et al. | Jun 2006 | B2 |
7076226 | Bult et al. | Jul 2006 | B2 |
7112848 | Lee | Sep 2006 | B2 |
7214992 | Strachan et al. | May 2007 | B1 |
7220637 | Ota et al. | May 2007 | B2 |
7391200 | Khanna et al. | Jun 2008 | B1 |
7465972 | Wang et al. | Dec 2008 | B2 |
7480879 | Checka et al. | Jan 2009 | B2 |
7525155 | Chen et al. | Apr 2009 | B2 |
7531402 | Ota et al. | May 2009 | B2 |
7563663 | Ota et al. | Jul 2009 | B2 |
7588946 | Tso et al. | Sep 2009 | B2 |
7588978 | Kim | Sep 2009 | B2 |
7612364 | Chuang et al. | Nov 2009 | B2 |
7655526 | Ko | Feb 2010 | B2 |
7687363 | Ko | Mar 2010 | B2 |
7843251 | Ji | Nov 2010 | B2 |
8492873 | Tan | Jul 2013 | B1 |
10504896 | Huang et al. | Dec 2019 | B2 |
11482459 | Chen | Oct 2022 | B2 |
20020055220 | Soderbarg et al. | May 2002 | A1 |
20020074569 | Taniguchi et al. | Jun 2002 | A1 |
20020096716 | Salling et al. | Jul 2002 | A1 |
20020130332 | Cho et al. | Sep 2002 | A1 |
20020158299 | Castro Simas et al. | Oct 2002 | A1 |
20020164858 | Sayama et al. | Nov 2002 | A1 |
20030059983 | Ota et al. | Mar 2003 | A1 |
20030098509 | Kamiya et al. | May 2003 | A1 |
20030207543 | Salling et al. | Nov 2003 | A1 |
20040026750 | Takamura | Feb 2004 | A1 |
20040227185 | Matsumoto et al. | Nov 2004 | A1 |
20050041070 | Chen et al. | Feb 2005 | A1 |
20050164439 | Takamura | Jul 2005 | A1 |
20050275021 | Matsumoto et al. | Dec 2005 | A1 |
20050275032 | Kodama et al. | Dec 2005 | A1 |
20060202285 | Kamiya et al. | Sep 2006 | A1 |
20060223269 | Honma | Oct 2006 | A1 |
20060255369 | Kim et al. | Nov 2006 | A1 |
20060273387 | Hisanaga | Dec 2006 | A1 |
20070007545 | Salcedo et al. | Jan 2007 | A1 |
20070067747 | Checka et al. | Mar 2007 | A1 |
20070115606 | DeVries et al. | May 2007 | A1 |
20070132008 | Kang et al. | Jun 2007 | A1 |
20070148844 | Ko | Jun 2007 | A1 |
20070161249 | Ko | Jul 2007 | A1 |
20070202634 | Ota et al. | Aug 2007 | A1 |
20080001189 | Jong et al. | Jan 2008 | A1 |
20080017948 | Huang et al. | Jan 2008 | A1 |
20080042197 | Yamagishi et al. | Feb 2008 | A1 |
20080061358 | Choi | Mar 2008 | A1 |
20080064192 | Kim | Mar 2008 | A1 |
20080073721 | Fuchigami | Mar 2008 | A1 |
20080073745 | Tang et al. | Mar 2008 | A1 |
20080157197 | Hsieh et al. | Jul 2008 | A1 |
20080207578 | Chu et al. | Aug 2008 | A1 |
20080309365 | Liao et al. | Dec 2008 | A1 |
20090008711 | Wei et al. | Jan 2009 | A1 |
20090010072 | Tanaka et al. | Jan 2009 | A1 |
20090130812 | Huang et al. | May 2009 | A1 |
20090140343 | Feilchenfeld et al. | Jun 2009 | A1 |
20090230457 | Lee et al. | Sep 2009 | A1 |
20090261426 | Feilchenfeld et al. | Oct 2009 | A1 |
20100052057 | Chung et al. | Mar 2010 | A1 |
20100097125 | Ji | Apr 2010 | A1 |
20100219504 | Chen et al. | Sep 2010 | A1 |
20110057262 | Ma et al. | Mar 2011 | A1 |
20110080454 | Ghozeil et al. | Apr 2011 | A1 |
20110163375 | Chu et al. | Jul 2011 | A1 |
20110193131 | Blanchard et al. | Aug 2011 | A1 |
20110269283 | Tien et al. | Nov 2011 | A1 |
20120026027 | Steensgaard-Madsen | Feb 2012 | A1 |
20120049282 | Chen et al. | Mar 2012 | A1 |
20120126319 | Feilchenfeld et al. | May 2012 | A1 |
20120212279 | Chen et al. | Aug 2012 | A1 |
20130161723 | Yao et al. | Jun 2013 | A1 |
20130313548 | Yano et al. | Nov 2013 | A1 |
20140113418 | Ota et al. | Apr 2014 | A1 |
20140159172 | Hu | Jun 2014 | A1 |
20140203242 | Kozaki | Jul 2014 | A1 |
Entry |
---|
Appels, J.A., et al., “High-Voltage Thin Layer Devices (RESURF Devices)”, IEDM Tech. Dig., Dec. 3-5, 1979 IEEE, 7 pgs. |
Blackburn, D.L., “Turn-Off Failure of Power MOSFETs,” IEEE Transactions on Power Electronics, vol. PE-2, No. 2, Apr. 1987, pp. 136-142. |
Hower, P.L., et al., “Avalanche Injection and Second Breakdown in Transistors,” IEEE Transactions on Electron Devices, vol. ED-17, No. 4, Apr. 1970, pp. 320-335. |
Kawamoto, K., et al., “A No-Snapback LDMOSFET with Automotive ESD Endurance”, IEEE Transactions on Electron Devices, vol. 49, No. 11, Nov. 2002, pp. 2047-2053. |
Nezar, A., “Breakdown Voltage in LDMOS Transistors Using Internal Field Rings,” IEEE Transactions on Electron Devices, vol. 38, No. 7, Jul. 1991, pp. 1676-1680. |
Zheng, G., “The Robustness Study of Power Semiconductor Devices,” Aug. 1, 1992, 6 pgs. (No English translation available.). |
Number | Date | Country | |
---|---|---|---|
20220367295 A1 | Nov 2022 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14959393 | Dec 2015 | US |
Child | 15995778 | US | |
Parent | 13111730 | May 2011 | US |
Child | 14959393 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 17072251 | Oct 2020 | US |
Child | 17815354 | US | |
Parent | 16599929 | Oct 2019 | US |
Child | 17072251 | US | |
Parent | 15995778 | Jun 2018 | US |
Child | 16599929 | US |