Claims
- 1. A process for forming an integrated circuit device including at least one capacitor integrated thereon, said process comprising:providing a substrate having a major surface thereof; forming a first hydrogen barrier material layer overlying said substrate; forming a first insulating layer overlying said first hydrogen barrier material layer; forming a first electrode layer overlying said first insulating layer and substantially coextensive therewith; forming a dielectric layer overlying said first electrode layer; forming a second electrode layer overlying said dielectric layer; forming a second insulating layer overlying exposed portions of said first electrode layer, said dielectric layer and said second electrode layer; forming a second hydrogen barrier material layer contiguous with said first hydrogen barrier material layer and overlying said second insulating layer; forming a contact electrically adjoining said second electrode layer at an upper surface thereof through an opening formed in said second insulating layer and said second hydrogen barrier material layer; and forming an additional hydrogen barrier material layer overlying said contact.
- 2. The process of claim 1 wherein said steps of forming said first, second and additional hydrogen barrier material layers are carried out by the deposition of a material selected from a group comprising silicon nitride, lead zirconium titanate and alumina.
- 3. The process of 1 wherein said step of forming said first hydrogen barrier material layer is carried out by the step of:depositing said first hydrogen barrier material layer to a thickness of substantially 500 Å.
- 4. The process of claim 1 wherein said step of forming said second hydrogen barrier material layer is carried out by the step of:depositing said second hydrogen barrier material layer to a thickness of substantially 800 Å.
- 5. The process of claim 1 wherein said step of forming said additional hydrogen barrier material layer is carried out by the step of:depositing said additional hydrogen barrier material layer to a thickness of substantially between 200 Å-2000 Å.
- 6. The process of claim 1 wherein said steps of forming said first and second insulating layers are carried out by UTEOS.
- 7. The process of claim 1 wherein said step of forming said first insulating layer is carried out by the step of:depositing said first insulating layer to a thickness of substantially 500 Å.
- 8. The process of claim 1 wherein said step of forming said second insulating layer is carried out by the step of:depositing said second insulating layer to a thickness of substantially 5000 Å.
- 9. The process of claim 1 wherein said steps of forming first and second electrodes are carried out by depositing a material selected from a group consisting of iridium, ruthenium, platinum and titanium.
- 10. The process of claim 1 wherein said step of forming said first electrode comprises the step of:depositing substantially 200 Å of titanium and 1500 Å of platinum.
- 11. The process of claim 1 wherein said step of forming second electrode comprises the step of:depositing substantially 1500 Å of platinum.
- 12. The process of claim 1 wherein said step of forming said dielectric layer is carried out by depositing a material selected from a group consisting of Perovskites and layered-Perovskite materials.
- 13. The process of claim 1 wherein said step of forming said dielectric layer is carried out by the step of:depositing said dielectric layer to a thickness of substantially 500 Å-2400 Å.
- 14. The process of claim 1 wherein said step of forming said contact comprises the step of:depositing TiN.
CROSS REFERENCE TO RELATED APPLICATIONS
The present application is a divisional application of U.S. patent application Ser. No. 09/164,952, filed Oct. 1, 1998 now U.S. Pat. No. 6,249,014.
The present invention is related to the subject matter disclosed in U.S. patent application Ser. No. 08/728,256 filed Oct. 8, 1996 for “Yield Enhancement Technique for Integrated Circuit Processing to Reduce Effects of Undesired Dielectric Moisture Retention and Subsequent Hydrogen Out-Diffusion” as well as U.S. patent application Ser. No. 08/700,076 filed Aug. 20, 1996; Ser. No. 08/728,740 filed Oct. 11, 1996; Ser. No. 08/828,157 filed May 27, 1997 and Ser. No. 09/085,280 filed May 27, 1998, all assigned to Ramtron International Corporation, Colorado Springs, Colo., assignee of the present invention, the disclosure of which is herein specifically incorporated by this reference.
US Referenced Citations (32)
Non-Patent Literature Citations (2)
Entry |
J. Kudo, et al., “A High Stability Electrode Technology for Stacked SrBi2Ta2O9 Capacitors Applicable to Advanced Ferroelectric Memory”, IEEE, pp. 25.4, 1-25.4.4, 1997. |
In Seon Park, et al., “Ultra-thin EBL (Encapsulated Barrier Layer) for Ferroelectric Capacitor”, IEEE, pp. 25.6.1-25.6.4, 1997. |