Claims
- 1. An IGBT comprising an N type wafer of float zone silicon having a thickness of less than about 250 microns; a DMOS junction pattern and metallizing formed on the top surface of said thin wafer; an N+ buffer zone formed adjacent the bottom surface of said wafer and defined by implanted hydrogen; a P type weak anode formed on said N+ buffer zone and extending to the bottom of said wafer; and a backside metal contact connected to and across said weak anode.
RELATED APPLICATIONS
[0001] This application is a divisional application of U.S. Ser. No. 09/565,922, filed May 5, 2000 which relates to U.S. Ser. No. 09/566,219, filed May 5, 2000; U.S. Ser. No. 09/565,148, filed May 5, 2000; U.S. Pat. No. 6,242,288, issued Jun. 5, 2001; and U.S. Ser. No. 09/565,973, filed May 5, 2000.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09565922 |
May 2000 |
US |
Child |
10217988 |
Aug 2002 |
US |