The invention relates to electronic semiconductor devices and manufacturing. More particularly, the invention relates to packaged microelectronic semiconductor devices and methods adapted to manage signal propagation delays among electric signal traces therein.
Typical semiconductor packages (either flip-chip BGA or wire-bond BGA types) use a radial routing pattern to layout 10 signal paths on the metal layer(s). This inherently creates 10 signal traces with different lengths. As shown in
The delay time of each trace in a particular device may be calculated from its equivalent inductance and capacitance, (td=√{square root over (L×C)}), which are electrical properties of the trace related primarily to its physical dimensions. Table 1 lists the propagation delays of an 8-bit data bus through a common package as represented by the example of
For example, because package skew contributes to unwanted digital signal timing jitter, it is detrimental to digital or ASIC systems such as DDR (Double Data Rate) data bus interfaces, which require almost identical delays for each signal in the bus. For a digital system with a tight timing budget, or “jitter budget”, it is desirable to implement a package with a minimum jitter for its data and address bus signals. In the context of a PC Board, which is planar, it is known in the arts to use a serpentine routing technique to match trace length between pins at different locations. However, this technique cannot be readily implemented in the context of a package without increasing the package footprint because packages tend to require a much higher density of IO pins and have extremely limited planar area available to use for routing purposes.
Due to the foregoing problems associated with package skew, it is desirable to make all signal routes within a device have substantially similar delays. Due to area constraints, it is extremely difficult, if not impossible, to make all signal routes with an approximately equal trace length using the current state-of-the-art radial routing techniques, either by increasing the routing length of short trace(s) or by decreasing the routing length of long trace(s) in the routing layer. There is simply not enough planar area. Thus, there is a need in the art for methods and devices for providing matched signal trace propagation delays through a semiconductor device package without increasing lateral area.
In carrying out the principles of the present invention, in accordance with preferred embodiments thereof, multi-layer semiconductor devices are endowed with vertical passive delay cells in order to approximately equalize, within selected design tolerances, the signal propagation delays among electrical traces within the device.
According to one aspect of the invention, a preferred method is disclosed for approximately matching the signal propagation times of a plurality of traces in a multi-layer semiconductor device having interconnecting metallic traces of various lengths and various signal propagation times. The method includes steps of selecting a first trace having an inherent signal propagation time, and selecting a second trace having a lesser inherent signal propagation time. One or more vertical passive delay cells is provided in the second trace, introducing a predetermined duration of signal propagation delay in order to adjust the signal propagation time of the second trace to approximate the inherent signal propagation time of the first trace.
According to another aspect of the invention, methods include selecting one or more additional traces having an inherent signal propagation time less than inherent signal propagation time of the first trace and providing one or more vertical passive delay cells in the one or more additional traces. In this way, signal propagation delays are introduced in order to adjust the signal propagation times of the one or more additional traces to approximate the inherent signal propagation time of the first trace, and the adjusted signal propagation time of the second trace.
According to another aspect of the invention, the step of providing one or more vertical passive delay cells further includes configuring the geometry of the one or more vertical passive delay cells to tailor the amount of signal propagation delay produced by the delay cells.
According to still another aspect of the invention, in a preferred embodiment, a multi-layer packaged microelectronic semiconductor device has a number of electrical traces coupling terminals located at various horizontal distances from one another. One or more vertical passive delay cells are constructed in one or more of the traces in order to approximately match the signal propagation delay of such trace to that of at least one other trace.
According to another aspect of the invention, packaged microelectronic semiconductor devices according to preferred embodiments of the invention have vertical passive delay cells constructed from metal-filled vias extending from one of the metal layers to another of the metal layers.
The invention has numerous advantages including but not limited to providing methods and devices offering one or more of the following; substantially equalized time delays, reduced jitter, area reduction, and improved performance. These and other features, advantages, and benefits of the present invention can be understood by one of ordinary skill in the arts upon careful consideration of the detailed description of representative embodiments of the invention in connection with the accompanying drawings.
The present invention will be more clearly understood from consideration of the following detailed description and drawings in which:
References in the detailed description correspond to like references in the various Figures unless otherwise noted. Descriptive and directional terms used in the written description such as first, second, top, bottom, upper, side, etc., refer to the drawings themselves as laid out on the paper and not to physical limitations of the invention unless specifically noted. The drawings are not to scale, and some features of embodiments shown and discussed are simplified or amplified for illustrating the principles, features, and advantages of the invention.
In general, the invention provides devices and methods for improved management of timing delays in multi-layer semiconductor device packages by the integration of one or more vertical passive delay cells within the electrical traces of a multi-layer semiconductor package. The vertical passive delay cells and methods of the invention utilize metallic paths, preferably metal-plated via structures, between the metal layers in a semiconductor package to introduce one or more calibrated increment(s) of propagation delay(s) for those signal traces having shorter inherent propagation delays, usually due to shorter horizontal distances, between pins or terminals. The additional desired amount of delay time is preferably determined by manipulating the equivalent inductance and capacitance of the vertical passive delay cell(s). Referring primarily to FIG. 2, an overview of the principles and practice of preferred exemplary embodiments of the invention are illustrated. As shown in
D2=diameter of clearance hole in metal layer,
t=thickness of metal layer,
d=diameter of via,
h=height of via.
Now also referring to
Now referring to
As shown in the cut-away partial side view of
In a top perspective view of an example of the practice of preferred embodiments of the invention,
As shown, the differences between the various propagation delays can engender a skew, in this example, as much as 52ps between the longest trace 71 and the shortest trace 74. As shown in
The invention provides advantages including but not limited to circuit timing advantages engendered by incorporating vertical passive delay cells in the paths of shorter electrical traces according to the invention, such as the reduction or elimination (within practical design tolerances) of signal propagation delay skews. Using the invention, the timing budget for a package may potentially be tightened to save precious timing margins for other parts of the circuit or device in high-speed digital systems. While the invention has been described with reference to certain illustrative embodiments, the methods and devices described herein are not intended to be construed in a limiting sense. Various modifications and combinations of the illustrative embodiments as well as other advantages and embodiments of the invention will be apparent to persons skilled in the art upon reference to the description and claims.