Example embodiments relate to an image sensor and method of forming the same, more particularly, a backside illuminated image sensor and method of forming the same.
In fabricating an image sensor, e.g., a CMOS image sensor, transistors may be formed on a semiconductor substrate which has photodiodes for each pixel thereon. A plurality of metal lines and interlayer dielectric layers may be formed on the transistors, and color filters and micro lens may be formed on the interlayer dielectric layers.
Light may pass through a plurality of the interlayer dielectric layers and may be reflected or blocked by the metal lines while traveling from the micro lens to the photodiodes. Therefore, images from the image sensor may become dark.
Example embodiments provide an image sensor capable of preventing or reducing cross-talk between unit pixels. Example embodiments also provide a method of forming an image sensor that is a simplified process.
According to example embodiments, an image sensor may include a substrate including a pixel region and a pad region, a through via configured to penetrate the substrate in the pad region, a plurality of unit pixels in the pixel region, and a light shielding pattern between the plurality of unit pixels, wherein the through via and the light shielding pattern include a same material.
The light shielding pattern may have a grid shape. An optical black region may surround the pixel region of the substrate, and an optical black pattern may be in the optical black region. The optical black pattern may include the same material as the through via. The substrate may include a first surface and a second surface opposite to the first surface. A first dielectric layer may be on the first surface, and the light shielding pattern may penetrate the first dielectric layer.
The optical black pattern may be on the first dielectric layer. The optical black pattern may penetrate the first dielectric layer. The through via may extend to penetrate the first dielectric layer. A pad may be configured to contact the through via on the first dielectric layer. An anti-refractive layer may be between the first dielectric layer and the substrate. The light shielding pattern and the optical black pattern may be configured to penetrate the anti-refractive layer and contact the substrate.
A second dielectric layer may be on the second surface, and a plurality of interconnects may be in the second dielectric layer. The through via may be configured to penetrate the first dielectric layer, the substrate, and a portion of the second dielectric layer to be electrically connected to the plurality of interconnects. The through via may contact an interconnect of the plurality of interconnects nearest to the second surface.
A reference pixel may be in the substrate in the optical black region. The optical black pattern may be configured to overlap the reference pixel. A plurality of transistors may be on the second surface, and light may be incident to the first surface. A device isolation layer may be in the pixel region of the substrate, and may separate the plurality of unit pixels. The light shielding pattern may overlap the device isolation layer in a vertical direction when viewed from a cross-sectional view.
According to example embodiments, an image sensor may include a substrate including an optical black region and a pad region, a through via penetrating the substrate in the pad region, and an optical black pattern in the optical black region. The optical black pattern and the through via may include a same material.
According to example embodiments, an image sensor may include a substrate including a pixel region and a pad region, a through via configured to penetrate the substrate in the pad region, a plurality of unit pixels in the pixel region, and an isolation structure including a light shielding pattern and a device isolation layer separating the plurality of unit pixels. The light shielding pattern may overlap the device isolation layer in a vertical direction when viewed from a cross-sectional view.
The light shielding pattern may have a grid shape. The through via and the light shielding pattern may include a same material. An optical black region may surround the pixel region of the substrate, and an optical black pattern may be in the optical black region. The optical black pattern may include the same material as the through via and the light shielding pattern.
The accompanying drawings are included to provide a further understanding of the inventive concepts, and are incorporated in and constitute a part of this specification. The drawings illustrate example embodiments and, together with the description, serve to explain principles of the inventive concepts. In the drawings:
Example embodiments of the inventive concepts will now be described more fully with reference to the accompanying drawings, in which example embodiments are shown. Example embodiments of the inventive concepts may, however, be embodied in many different forms and should not be construed as being limited to the embodiments set forth herein; rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the concept of example embodiments to those of ordinary skill in the art. In the drawings, the thicknesses of layers and regions are exaggerated for clarity. Like reference numerals in the drawings denote like elements, and thus their description will be omitted.
It will be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present. Like numbers indicate like elements throughout. As used herein the term “and/or” includes any and all combinations of one or more of the associated listed items. Other words used to describe the relationship between elements or layers should be interpreted in a like fashion (e.g., “between” versus “directly between,” “adjacent” versus “directly adjacent,” “on” versus “directly on”).
It will be understood that, although the terms “first”, “second”, etc. may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one element, component, region, layer or section from another element, component, region, layer or section. Thus, a first element, component, region, layer or section discussed below could be termed a second element, component, region, layer or section without departing from the teachings of example embodiments.
Spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. For example, if the device in the figures is turned over, elements described as “below” or “beneath” other elements or features would then be oriented “above” the other elements or features. Thus, the exemplary term “below” can encompass both an orientation of above and below. The device may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein interpreted accordingly.
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of example embodiments. As used herein, the singular forms “a,” “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises”, “comprising”, “includes” and/or “including,” if used herein, specify the presence of stated features, integers, steps, operations, elements and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components and/or groups thereof.
Example embodiments of the inventive concepts are described herein with reference to cross-sectional illustrations that are schematic illustrations of idealized embodiments (and intermediate structures) of example embodiments. As such, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, example embodiments of the inventive concepts should not be construed as limited to the particular shapes of regions illustrated herein but are to include deviations in shapes that result, for example, from manufacturing. For example, an implanted region illustrated as a rectangle may have rounded or curved features and/or a gradient of implant concentration at its edges rather than a binary change from implanted to non-implanted region. Likewise, a buried region formed by implantation may result in some implantation in the region between the buried region and the surface through which the implantation takes place. Thus, the regions illustrated in the figures are schematic in nature and their shapes are not intended to illustrate the actual shape of a region of a device and are not intended to limit the scope of example embodiments.
Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which example embodiments of the inventive concepts belong. It will be further understood that terms, such as those defined in commonly-used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the context of the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
Referring to
A device isolation layer 3 may be disposed adjacent to the second surface 1a between the unit pixels 52, and between the regions PIR, OBR, and PAR. A reference pixel 53 may be disposed in the optical black region OBR. The reference pixel 53 may include a reference photodiode 5b in the substrate 1 and a reference transistor 7 for transferring charges generated from the reference photodiode 5b. The unit and reference photodiodes 5a, 5b may include a p-type doped region and n-type doped region.
The second surface 1a of the substrate 1 may be covered with a second dielectric layer 9. The second dielectric layer 9 may include a plurality of interlayer dielectric layers. A first interconnect 11 nearest to the second surface 1a and second interconnects 13 spaced apart from the first interconnect 11 may be disposed in the second dielectric layer 9. A supporting substrate 15 may be attached on the second dielectric layer 9. An anti-refractive layer 10 may be disposed on the first surface 1b. A first dielectric layer 22 may be disposed on the anti-refractive layer 10. The anti-refractive layer 10 may include a non-organic material, e.g., a silicon nitride layer and/or a tantalum oxide layer.
A via hole 24 exposing the first interconnect 11 may be fanned by sequentially etching the first dielectric layer 22, the anti-refractive layer 10, the substrate 1 and a portion of the second dielectric layer 9.
A through via 32a may be formed in the via hole 24, and may penetrate the first dielectric layer 22, the anti-refractive layer 10, and at least a portion of the second dielectric layer 9 to contact the first interconnect 11. A dielectric spacer 26 may be disposed between the through via 32a and the first dielectric layer 22, between the through via 32a and the anti-refractive layer 10, and between the through via 32a and the second dielectric layer 9. The dielectric spacer 26 may be a spacer shaped dielectric layer. A diffusion barrier layer (not illustrated) may be disposed between the through via 32a and the dielectric spacer 26. The diffusion barrier layer may include, e.g., titanium, a titanium nitride layer, tantalum, and/or a tantalum nitride layer. A pad 50 may be in contact with the through via 32a in the pad region PAR. The pad 50 may include the same material as the through via 32a. In example embodiments, the pad 50 may include a different material, e.g., aluminum.
An optical black pattern 32b may be disposed in the optical black region OBR. The optical black pattern 32b may penetrate the first dielectric layer 22 and the anti-refractive layer 10 to be in contact with the first surface 1b. The optical black pattern 32b may cover the reference pixel 53, more specifically, the reference photodiode 5b. The optical black pattern 32b may block incident light to the reference pixel 53. A quantity of electric charge generated from the reference photodiode 5b when incident light are blocked may be transferred and sensed by the reference transistor 7. The quantity of electric charge may be considered as a reference electric charge. The reference electric charge may be compared with a unit electric charge transferred from the unit transistor. Signals sensed from each of the unit pixels 52 may be calculated from a difference between the unit electric charge and the reference electric charge.
A light shielding pattern 32c may be disposed in the pixel region PIR. For example, the light shielding pattern 32c may be disposed between the unit pixels 52 in the pixel region PIR. In example embodiments, the light shielding pattern 32c may expose areas between the unit pixels 52 and the reference pixel 53. The light shielding pattern 32c may penetrate the first dielectric layer 22 and the anti-refractive layer 10 to be in contact with the substrate 1. The light shielding pattern 32c may have a grid shape as illustrated in
The through via 32a, the optical black pattern 32b, and the light shielding pattern 32c may include a same material, e.g., tungsten. The optical black pattern 32b and the light shielding pattern 32c may be in contact with the first surface 1b of the substrate 1 to ground the substrate 1.
A protective layer 34 and a planarization layer 36 may be formed sequentially on the first dielectric layer 22. A color filter 38 overlapping the unit pixels 52 may be disposed on the planarization layer 36 in the pixel region PIR. A micro lens 40 may be disposed on the color filter 38. A terminal 42 may penetrate the protective layer 34 and the planarization layer 36 to contact the pad 50 in the pad region PAR. The terminal 42 may be, e.g., a solder ball or a bump. In example embodiments, a wire may be bonded on the pad 50.
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring back to
Referring to
The image sensor of
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring back to
Referring to
The optical black pattern 50b may not formed in a same process with the through via 32a and the light shielding pattern 32c. The optical black pattern 50b may be formed in a same process with the pad 50a. A terminal 42 may penetrate the protective layer 34 and the planarization layer 36 to contact the pad 50a in the pad region PAR. Other structures and method of fabricating the structures may be substantially the same or similar to example embodiments.
Referring to
Referring to
According to example embodiments, cross-talk between the unit pixels may be prevented or reduced by the light shielding pattern between the unit pixels. According to example embodiments, the light shielding pattern, the optical black pattern, and a through via may be formed in the same process. Then, the manufacturing process of an image sensor may be simplified. According to example embodiments, a dimension occupied by the pad may be decreased, so that a two-dimensional size of an entire image sensor device or chip may be decreased.
Example embodiments have been disclosed herein, and although specific terms are employed, they are used and are to be interpreted in a generic and descriptive sense only and not for purpose of limitation. In some instances, as would be apparent to one of ordinary skill in the art as of the filing of the present application, features, characteristics, and/or elements described in connection with a particular embodiment may be used singly or in combination with features, characteristics, and/or elements described in connection with other example embodiments unless otherwise specifically indicated. Accordingly, it will be understood by those of skill in the art that various changes in form and details may be made without departing from the spirit and scope of the following claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2011-0054445 | Jun 2011 | KR | national |
This U.S. non-provisional patent application claims priority under 35 U.S.C. §119 of Korean Patent Application No. 10-2011-0054445, filed on Jun. 7, 2011, the entire contents of which are hereby incorporated by reference.