1. Field of the Invention
Embodiments of the present invention relate generally to microelectronic device processing and more specifically to methods of forming source/drain regions for microelectronic devices.
2. State of the Art
A driving force in the semiconductor based microelectronics industry is transistor scaling, which enables increases in transistor density and increased transistor performance. In each microelectronic generation, dimensions are scaled by approximately 0.7 times. As the transistor dimensions continue to shrink below 100 nm, the distinction between bulk silicon and source/drain region interfaces begin to blur, as will be understood to those skilled in the art. Improvements in the physical and chemical quality of the interface are expected to have benefits for the yield and device performance.
A key parameter in assessing device performance is the transistor current delivered for a given design voltage and off-state leakage. This parameter is commonly referred to as transistor drive current. Drive current is affected by factors that include the transistor's channel mobility and external resistance. It is desirable to increase the drive current for fixed voltage and off-state leakage.
Channel mobility refers to the mobility of carriers (i.e., holes and electrons) in the transistor's channel region. Increased carrier mobility translates directly into increased drive current. External resistance refers to resistances external to the channel and associated with the transistor's source/drain regions. External resistance includes (1) the resistances associated with the ohmic contacts (metal to semiconductor and semiconductor to metal), (2) the resistance within the source/drain and source/drain extension (tip) regions, and (3) the resistance of the region between the channel and tip region. To the extent that any one or more of the individual resistances associated with external resistance can be reduced, linear and saturation drive currents correspondingly increase.
Turning to
One concern with the process of forming such a microelectronic device 100 involves the step of reacting the metal and exposed silicon regions to form the silicide. More specifically, the heating used to cause the reaction can promote diffusion of metal along grain boundaries and extended crystal defects in the silicon substrate 101, thereby forming conductive diffusion metal pipe defects 116. To the extent that the pipe defects 116 extend between adjacent source and drain regions or intersect with each, source-to-drain leakage paths can be produced (shown in area 118). These paths can compromise the microelectronic device's yield, performance, and/or reliability.
As shown in
The amorphization process presents other integration concerns. The salicide process typically occurs after the junction implants have been annealed at high temperature to activate dopants and remove defects. As a byproduct, the amorphization implant introduces point defects and deactivates the dopants in the adjacent unamorphized regions which reduces mobility. In addition, the implant process used to create the source/drain amorphous region will result in a rough amorphous/crystalline interface. This can have undesirable defects when annealed in the low temperature salicide formation process. For example, these defects can nucleate the formation of metal pipe defects during the salicide formation step. Following salicide formation, the amorphous region may recrystallize, but it is not possible to re-anneal the wafer to the high temperatures needed to remove all defects due to constraints of the presence of salicide. The final process is a compromise between yield and transistor performance.
Therefore, it would be advantageous to devise a fabrication method which reduces the negative impact of the salicide process on device performance.
While the specification concludes with claims particularly pointing out and distinctly claiming that which is regarded as the present invention, the advantages of this invention can be more readily ascertained from the following description of the invention when read in conjunction with the accompanying drawings in which:
a and 8b illustrates SEM of roughness improvement at the interface between the substrate and the source/drain regions.
It will be appreciated that for simplicity and clarity of illustration, elements illustrated in the drawings have not necessarily been drawn to scale. For example, the dimensions of some of the elements are exaggerated relative to other elements for clarity. Further, where considered appropriate, reference numerals have been repeated among the drawings to indicate corresponding or analogous elements.
In the following detailed description, an integration scheme is disclosed for the fabrication of source/drains in microelectronic devices. Reference is made to the accompanying drawings within which are shown, by way of illustration, specific embodiments by which the present invention may be practiced. It is to be understood that other embodiments may exist and that other changes may be made without departing from the scope and spirit of the present invention.
In addition, specific details such as specific materials are set forth herein in order to provide a thorough understanding of the present invention. However, it will be apparent to one skilled in the art that the present invention may be practiced without these specific details. In other instances, well known processing steps and/or microelectronic device elements have not been described in detail in order not to unnecessarily obscure the present invention. For example, well-known cleaning steps, protective layers, and/or interconnecting circuitry often used in the fabrication of microelectronic devices, are not described.
The terms on, above, below, and adjacent as used herein refer to the position of one layer or element relative to other layers or elements. As such, a first element disposed on, above, or below a second element may be directly in contact with the second element or it may include one or more intervening elements. In addition, a first element disposed next to or adjacent a second element may be directly in contact with the second element or it may include one or more intervening elements.
The present invention utilizes a pre-heat and a low thermal budget, ultra-fast anneal to improve the interface between the source/drain region and the microelectronic substrate, reactivate dopants, and to anneal out certain defects with minimal impact to the transistor junctions. The interface is not limited to silicon, but could be any interface or component in the microelectronic device manufacturing process. The temperature for the specific application is customized for the particular phase transformation and may be different than those used to activate dopants
In one embodiment, a combination implant and anneal is used to create an amorphous layer in the transistor's source/drain regions. The implant first converts the source/drain regions from monocrystalline semiconductor material to an amorphous semiconductor material and thereby retards metal diffusion during subsequent reactions between the metal and semiconductor material. In one embodiment the semiconductor material is silicon and the reaction between the metal and silicon forms a metal silicide. In one embodiment, the annealing process is an ultra-fast anneal. Because the anneal is ultra-fast, it minimally impacts the amorphous regions depth's profile while still annealing to an elevated temperature. At the same time, the low thermal budget of the process minimizes diffusion of the implanted dopant profiles.
Benefits of this process include reducing interfacial roughness of the amorphous/crystalline region and reactivation of deactivated dopants in the tips and channel caused by implant straggle. Improvements in the interfacial roughness can reduce sites that may nucleate metal pipe defects, resulting in improved yield process margin for the salicide process. Reactivation of the source drain extensions can reduce the external resistance and increases drive current at a given voltage and off-state leakage. Reactivation of implants that control the threshold voltage and short channel effects can reduce transistor leakage and improve mobility. These and other embodiments will now be discussed in further detail with respect to
Shown in
The salicide portion of the process begins with ion implantation using known processes (e.g., using germanium, nitrogen, silicon, or the like) to amorphize crystalline source/drain and tip regions in the substrate. Here, amorphization is indicated by the dot-pattern shading in areas 308. Amorphization can reduce the density of pipe defects commonly found during the formation of reactive metal silicides, such as nickel silicide and cobalt silicide.
Amorphization can also increase external resistance in the microelectronic device through the creation of defects and dopant deactivation. Dopant deactivation requires an increase in the dopant concentration necessary to achieve the same level of activation. The cause is multifaceted, but is believed to be related to encroachment of defects under the spacers and channel (i.e. in the tips) caused by implant straggle as a result of amorphization. The microelectronic device performance is reduced by an increase in external resistance and thereby decreasing linear and saturation drive currents.
Similarly, the same encroachment of defects can also result in the deactivation of the counter-doping implants known as halo or threshold voltage implants. These are low dose implant of the opposite doping type from the tips/source drain extension used to control leakage. Deactivation of dopants requires a larger implant dose to achieve the same electrical characteristics. These deactivated dopants can degrade mobility and increase junction leakage. In some instances, the spatial dependence of this deactivation can not be simply compensated only by a dose increase. The defects are not completely annealed out during subsequent conventional thermal processing due to thermal budget constraints of the salicide and can result in mobility degradation and increased transistor leakage.
Referring now to
The intermediate anneal temperature and time may be optimized to allow a certain amount of low temperature rearrangement of the amorphous layer to improve the activation by the ultra-fast process. It has also been found that lower leakage is achieved by increasing the duration of time that the wafer resides at the intermediate temperature. For example, holding the wafer at a temperature of 200 degrees Celsius for 1 minute as opposed to 30 seconds can reduce the leakage by about one-half to one-third. In this particular embodiment, the low temperatures used for the amorphous layer anneal is significantly lower
It has been found that processing the microelectronic device (e.g., entire microelectronic wafer) with only the intermediate temperature or only the ultra-fast anneal separately will not achieve the same effect for dopant reactivation as the combined process. The low temperature rearrangement of the amorphous layer can be broken up into separate processes, both during the ion implantation or in a separate reactor prior to the ultra-fast anneal. This rearrangement is critical at the lower temperature since the ultra-fast anneal allows little diffusion. In addition, the actual peak and intermediate temperature prior to the ultra-fast anneal is constrained by having minimal amount of recrystallization of the amorphous layer while still being hot enough to anneal out the point defects and reactivating the dopants.
Annealing recrystallizes portions of the source/drain regions 404 and thereby preferentially reactivates dopants adjacent the source/drain and tip region junctions (i.e., interface between the bulk microelectronic substrate 101 and the source/drain regions 308). This provides a means for modulating the amount/degree of silicon amorphization along the active area's peripheral boundaries and varying encroachment of the amorphous regions. This has a corresponding effect on reducing the external resistance and leakage associated with the tip-to-channel resistance. The degree of recrystallization can vary according to the increase in drive current desired. However it may be preferable to recrystallize silicon regions only to the extent that the amorphized regions still reliably prevent the formation of pipe defects.
Annealing is also believed to advantageously reduce the density of otherwise unrepairable amorphization defects in the amorphized and interfacial regions between 308 and 310. These interfacial defects can nucleate conductive diffusion metal pipe defect formation and thus decrease yield, as previously discussed. This also has a corresponding effect on reducing the external resistance associated with the internal source/drain and tip resistances. In addition, annealing can reduce the surface roughness by repairing surface damage caused by the amorphization implant. This can reduce ohmic contact resistance at the contact-to-source/drain interface, provide increased process margin to prevent conductive diffusion metal pipe defect formation, improve diode characteristics, chip yields, and the like.
Shown in
Turning now to
Processing from this point on to fabricate the microelectronic device and its associated circuitry is considered conventional to one of ordinary skill. Any number of interlayer dielectrics, insulation structures, microelectronic structures, conductive structures, and the like can be formed overlying the microelectronic device 600 to fabricate integrated circuits of varying complexity.
In the various embodiments discussed herein, methods for forming salicided source/drain regions have been disclosed. In one embodiment amorphized source/drain regions are annealed prior to siliciding the source/drain regions. Annealing the amorphized regions of a microelectronic device prior to silicidization can advantageously recrystallize portions of the amorphous region under the spacer, repair otherwise unrepairable amorphization related defects in the source/drain and tip regions, and/or reduce source/drain amorphous surface roughness. All while permitting the amorphized regions to continue to retard pipe defect formation during construction of the salicide layer. The anneal time and temperature can be optimized to maximize drive current, minimize pipe defect densities and leakage by reactivating amorphized regions specifically to the amount desired for specific microelectronic devices. The ability to incorporate one or more of these embodiments can improve overall transistor performance increasing drive current at a given comparable voltage.
The combined low temperature amorphous rearrangement with low temperature ultra-fast anneal to solve the issues described with regard to salicide formation has resulted in surprising results which allows annealing without little or no dopant diffusion or yield loss and results in transistor performance enhancements. First, a reduction in interface roughness between the source/drain region 802 and the microelectronic substrate 804 caused by the amorphization implant is seen, as shown in
The various implementations described above have been presented by way of example only and not limitation. The anneal process is considered to be complementary to the amorphization implant. Novel techniques may be used in conjunction such as an angled implant or heated implant chuck. While annealing disclosed herein refers to using a flash anneal process to recrystallize active areas under the spacer, one of ordinary skill appreciates that other annealing processes capable of global or local heating can similarly be used. For example, pulse-laser thermal annealing can be performed by raster scanning the microelectronic substrate to globally anneal it or by projecting the pulsed beam directly onto individual transistors or source/drain regions to locally anneal specific regions on the microelectronic substrate. Instead of a flash lamp, an arc lamp may also be used.
Although the present invention is focused on modifying/improving the results of an amorphization process and is described in terms of the formation of source/drain regions with silicide layer for transistor, the invention is not so limited. As will be understood to those skilled in the art, the present invention can be utilized for any number of phase transformations, including, but not limited to, metal grain boundaries, surface state rearrangement, and the like.
Having thus described in detail embodiments of the present invention, it is understood that the invention defined by the appended claims is not to be limited by particular details set forth in the above description, as many apparent variations thereof are possible without departing from the spirit or scope thereof.