Claims
- 1. An integrated power semiconductor device containing interleaved arrays of vertical insulated-gate bipolar transistor cells and vertical diode cells connected in antiparallel, comprising:
- a semiconductor substrate having first and second opposing faces;
- a cathode region of first conductivity type in said semiconductor substrate, at the first face;
- a first array of emitter regions of second conductivity type in said cathode region;
- a base region of first conductivity type extending from said cathode region to the second face and forming respective P-N junctions with the emitter regions in said first array;
- a second array of collector regions of second conductivity type in said base region, at the second face, said second array of collector regions disposed diametrically opposite said first array of emitter regions to thereby define an array of spaced vertical bipolar transistor cells;
- a third array of anode regions of second conductivity type in said base region, at the second face, interleaved within said second array to thereby define an array of spaced vertical diode cells between respective anode regions and said cathode region;
- a fourth array of source regions of first conductivity type in said second array of collector regions, but not in said third array of anode regions;
- insulated gate electrode means adjacent the second face for electrically connecting said fourth array of source regions to said base region in response to application of a predetermined forward bias thereto;
- an electrode at the first face, in ohmic contact with said cathode region and said first array of emitter regions; and
- an electrode at the second face, in ohmic and physical contact with said second, third and fourth arrays.
- 2. The semiconductor device of claim 1, wherein said insulated gate electrode means further comprises means for electrically connecting said second array of collector regions to said third array of anode regions by inversion layer channels in said base region, in response to application of a predetermined reverse bias thereto.
- 3. The semiconductor device of claim 2, wherein said second array of collector regions and said third array of anode regions are formed as an alternating sequence of regions of second conductivity type which extend longitudinally in said semiconductor substrate in parallel with each other.
- 4. An integrated power semiconductor device containing insulated-gate bipolar transistor cells and vertical diode cells connected in antiparallel, comprising:
- a semiconductor substrate having first and second opposing faces;
- a cathode region of first conductivity type in said semiconductor substrate, at the first face;
- a plurality of emitter regions of second conductivity type in said cathode region;
- a base region of first conductivity type extending from said cathode region to the second face and forming respective P-N junctions with said plurality of emitter regions;
- a plurality of collector regions of second conductivity type in said base region, at the second face, said plurality of collector regions and emitter regions defining a respective plurality of vertical bipolar junction transistor cells having a common base in said base region;
- a plurality of anode regions of second conductivity type in said base region, at the second face, said plurality of anode regions defining a respective plurality of vertical diode cells electrically connected in antiparallel with said plurality of vertical bipolar junction transistor cells;
- at least one source region of first conductivity type in each of said plurality of collector regions, but not in said plurality of anode regions;
- insulated gate electrode means adjacent the second face for electrically connecting said source regions to said base region in response to application of a predetermined forward gate bias thereto;
- an electrode at the first face, in ohmic contact with said cathode region and said emitter regions; and
- an electrode at the second face, in ohmic and physical contact with said collector, source and anode regions.
- 5. The semiconductor device of claim 4, wherein each of said collector regions is disposed diametrically opposite a respective one of said emitter regions.
- 6. The semiconductor device of claim 4, wherein said insulated gate electrode means also comprises means for electrically connecting said collector regions to said anode regions by inversion layer channels in said base region, in response to application of a predetermined reverse gate bias thereto.
Priority Claims (1)
Number |
Date |
Country |
Kind |
95-68649 |
Dec 1995 |
KRX |
|
Parent Case Info
This application is a divisional of application Ser. No. 08/695,168, filed Aug. 8, 1996, now U.S. Pat. No. 5,702,961.
US Referenced Citations (26)
Divisions (1)
|
Number |
Date |
Country |
Parent |
695168 |
Aug 1996 |
|