The application is a continuation of U.S. patent application Ser. No. 08/610,059, filed Feb. 29, 1996, now abandoned, which is a Divisional of Ser. No. 08/345,099 filed Nov. 28, 1994 now U.S. Pat. No. 5,530,293.
| Number | Name | Date | Kind |
|---|---|---|---|
| 4239346 | Lloyd | Dec 1980 | A |
| 4349609 | Takeda et al. | Sep 1982 | A |
| 4576834 | Sobczak | Mar 1986 | A |
| 4756977 | Haluska et al. | Jul 1988 | A |
| 4849296 | Haluska et al. | Jul 1989 | A |
| 5059448 | Chandra et al. | Oct 1991 | A |
| 5085893 | Weiss et al. | Feb 1992 | A |
| 5118530 | Hanneman et al. | Jun 1992 | A |
| 5194928 | Cronin et al. | Mar 1993 | A |
| 5258334 | Lantz, II | Nov 1993 | A |
| 5319247 | Matsuura | Jun 1994 | A |
| 5320868 | Ballance et al. | Jun 1994 | A |
| 5370903 | Minz et al. | Dec 1994 | A |
| 5370904 | Minz et al. | Dec 1994 | A |
| 5380555 | Minz et al. | Jan 1995 | A |
| 5387480 | Haluska et al. | Feb 1995 | A |
| 5441765 | Ballance et al. | Aug 1995 | A |
| 5457073 | Ouellet | Oct 1995 | A |
| 5496776 | Chien et al. | Mar 1996 | A |
| 5516721 | Galli et al. | May 1996 | A |
| 5523163 | Ballance et al. | Jun 1996 | A |
| Number | Date | Country |
|---|---|---|
| 6-196574 | Jul 1994 | JP |
| Entry |
|---|
| Wolf, Stanley, Silicon Processing for the VLSI Era, vol. 2, Lattice Press, 1990, pp. 188-191.* |
| Wolf et al., Silicon Processing for the VLSI Era, vol. 1, Process Technology, Lattice Press, Sunset Beach, CA, pp. 220-223. |
| Pramanik et al., “Reliability of Multilevel Circuits Using Hydrogen Silsesquioxane FOx for Interlevel Dielectric Planarization,” Jun. 8-9, 1993 VMIC Conference, 1993 ISMIC-102/93/0329, pp. 329-331. |
| Ballance et al., “Low Temperature Reflow Planarization Using a Novel Spin-on Interlevel Dielectric,” Dow Corning Corporation, Fremont, CA, VMIC Conference, Jun. 9, 1992. |
| Number | Date | Country | |
|---|---|---|---|
| Parent | 08/610059 | Feb 1996 | US |
| Child | 08/883427 | US |