Claims
- 1. A method of forming a system, including an integrated circuit capacitor, the method comprising:
forming a composite capacitor bottom electrode comprised of a first electrode layer and an overlying conductive strap, the conductive strap only partially covering the first electrode layer to define strapped and exposed portions of the first electrode layer; and depositing a capacitor dielectric layer of a substantially uniform thickness over both the conductive strap and the exposed portions of the first electrode layer of the composite capacitor bottom electrode.
- 2. The method of claim 1, wherein the dielectric layer comprises a layer of silicon nitride.
- 3. The method of claim 2, wherein depositing the dielectric layer comprises chemical vapor deposition of the silicon nitride.
- 4. The method of claim 3, wherein the chemical vapor deposition comprises a low pressure deposition flowing dichlorosilane and ammonia at a temperature between about 600° C. and 900° C. and a pressure between about 50 mTorr and 1,000 mTorr.
- 5. The method of claim 1, wherein the conductive strap comprises a material over which the dielectric grows during deposition at differential rates compared to growth over the first electrode layer.
- 6. The method of claim 5, wherein the conductive strap comprises a material over which the dielectric grows more quickly during deposition than the dielectric grows over the first electrode layer.
- 7. The method of claim 5, wherein the first electrode layer comprises a crystalline layer and the conductive strap comprises an amorphous conductive layer.
- 8. The method of claim 5, wherein the first electrode layer comprises silicon and the conductive strap comprises a metal nitride.
- 9. The method of claim 8, wherein the first electrode layer comprises a rough polysilicon layer and the conductive strap comprises a titanium carbonitride layer.
- 10. The method of claim 1, wherein the exposed portions include an exposed first electrode layer sidewall, the method further comprising covering the exposed first electrode layer sidewall prior to depositing the dielectric layer over the bottom electrode.
- 11. The method of claim 10, wherein covering the exposed first electrode layer sidewall comprises forming a sidewall spacer over the exposed first electrode layer sidewall.
- 12. The method of claim 11, wherein forming the spacer comprises:
depositing a layer of spacer material; and performing a spacer etch.
- 13. The method of claim 12, wherein the spacer material comprises a dielectric.
- 14. The method of claim 13, wherein the spacer material comprises the same material as the capacitor dielectric layer.
- 15. The method of claim 12, wherein the spacer material comprises the same material as the overlying conductive strap.
- 16. The method of claim 15, wherein the overlying conductive material and the spacer material comprise titanium carbonitride, and the spacer etch comprises a reactive ion etch.
- 17. The method of claim 16, wherein the reactive ion etch comprises a fluorine plasma etch.
- 18. The method of claim 10, wherein covering the exposed first electrode layer sidewall comprises forming a dielectric padding over the exposed first electrode layer sidewall.
- 19. The method of claim 18, wherein the dielectric padding comprises the same material as the dielectric layer to be deposited.
- 20. The method of claim 19, wherein the dielectric layer comprises a nitride, and the dielectric padding formation comprises a rapid thermal nitridation.
- 21. The method of claim 20, wherein the first electrode layer comprises a silicon layer and the dielectric padding comprises silicon nitride.
- 22. The method of claim 21, wherein the rapid thermal nitridation comprises heating the bottom electrode to a temperature between about 800° C. and 1,100° C. in a predominantly nitrogen environment for between about 5 seconds and 60 seconds.
- 23. The method of claim 1, further comprising a nitridation of the first electrode layer prior to depositing the dielectric layer over the bottom electrode.
REFERENCE TO RELATED APPLICATION
[0001] The present application is a continuation of U.S. Application Ser. No. 09/733,820, filed Dec. 8, 2000, which is a continuation of U.S. Application Ser. No. 08/964,946, filed Nov. 5, 1997, now U.S. Pat. No. 6,211,033, issued Apr. 3, 2001, which is a divisional of U.S. Application Ser. No. 08/589,899, filed Jan. 23, 1996, now U.S. Pat. No. 5,754,390, issued May 19, 1998.
Divisions (1)
|
Number |
Date |
Country |
Parent |
08589899 |
Jan 1996 |
US |
Child |
08964946 |
Nov 1997 |
US |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09733820 |
Dec 2000 |
US |
Child |
10378019 |
Feb 2003 |
US |
Parent |
08964946 |
Nov 1997 |
US |
Child |
09733820 |
Dec 2000 |
US |