Claims
- 1. A method of forming an integrated circuit capacitor, the method comprising the steps of:
providing a base electrode material adjacent an insulating region; forming a layer of a first material over the base electrode material and the adjacent insulating region; forming a self-aligned capacitor electrode by reacting the first material with the base electrode material; forming a dielectric layer over the self-aligned capacitor electrode; and forming a second capacitor electrode over the dielectric layer.
- 2. The method of claim 1 wherein said base electrode material comprises silicon.
- 3. The method of claim 2 wherein the first material comprises a siliciding metal.
- 4. The method of claim 3 wherein the siliciding metal is selected from the group consisting of tantalum, titanium, aluminum, tungsten, molybdenum, titanium, platinum, palladium, ruthenium, aluminum, cobalt, and metal alloys.
- 5. The method of claim 3 wherein the step of forming a self-aligned capacitor electrode includes heating the first material and the base electrode in an inert gas ambient to form a metal silicide.
- 6. The method of claim 5 wherein said heating step comprises a rapid thermal annealing step.
- 7. The method of claim 3 and further comprising the step of forming a conductive nitride region over the self-aligned capacitor electrode.
- 8. The method of claim 7 wherein said step of forming a conductive nitride region comprises a rapid thermal nitridation step.
- 9. The method of claim 1 wherein the base electrode material comprises a metal.
- 10. The method of claim 9 wherein the metal is selected from the group consisting of tungsten, titanium, tantalum, zirconium, ruthenium and molybdenum.
- 11. The method of claim 9 wherein the step of forming a self-aligned capacitor electrode comprises the step of nitriding the metal base electrode.
- 12. The method of claim 11 wherein said step of nitriding comprises a rapid thermal nitridation step.
- 13. The method of claim 1 wherein said dielectric layer comprises a high dielectric constant material.
- 14. The method of claim 1 wherein said dielectric layer comprises tantalum pentoxide.
- 15. The method of claim 1 wherein said dielectric layer comprises lead zirconium titanate.
- 16. The method of claim 1 wherein said dielectric layer comprises barium strontium titanate.
- 17. The method of claim 1 wherein said dielectric layer comprises strontium titanate.
- 18. The method of claim 1 wherein said second capacitor electrode comprises a material selected from the group consisting of titanium nitride, titanium aluminum nitride, tantalum silicide nitride, tantalum silicon nitride, tungsten silicon nitride, tungsten nitride and molybdenum nitride.
- 19. The method of claim 1 wherein the step of forming a self-aligned capacitor electrode further comprises the step of removing any unreacted portions of the first material after reacting the first material with the base electrode material.
- 20. An integrated circuit capacitor comprising:
a silicon region; a silicide region disposed on the semiconductor region; a conductive nitride region disposed on the silicide region; a dielectric layer disposed on the silicide layer; and a conductive layer disposed on the dielectric layer.
- 21. The capacitor of claim 20 wherein the silicide layer comprises a material selected from the group consisting of tantalum silicide, titanium silicide, aluminum silide, tungsten silicide, molybdenum silicide, cobalt silicide, and a metal alloy silicide.
- 22. The capacitor of claim 20 wherein the conductive nitride layer comprises a material selected from the group consisting of tantalum silicon nitride, titanium silicon nitride, tungsten silicon nitride, molybdenum silicon nitride, cobalt silicon nitride, titanium aluminum nitride, and tungsten nitride.
- 23. The capacitor of claim 20 wherein the dielectric layer comprises an oxide and nitride material.
- 24. The capacitor of claim 20 wherein the dielectric layer is selected from the group consisting of tantalum pentoxide, lead zirconium titanate, barium strontium titanate, and strontium titanate.
- 25. An integrated circuit capacitor comprising:
a semiconductor region; a conductive nitride region disposed on the semiconductor region, the conductive nitride comprising a material which includes a refractory metal and silicon; a dielectric layer disposed on the conductive nitride region; and a conductive layer disposed on the dielectric layer.
- 26. The capacitor of claim 25 wherein the conductive nitride region comprises a material selected from the group consisting of tantalum-silicon-nitride, titanium-silicon-nitride, tungsten-silicon-nitride, molybdenum-silicon-nitride, and cobalt-silicon-nitride.
- 27. The capacitor of claim 25 wherein the dielectric layer comprises an oxide and nitride layer.
- 28. The capacitor of claim 25 wherein the dielectric layer is selected from the group consisting of tantalum pentoxide, lead zirconium titanate, barium strontium titanate, and strontium titanate.
- 29. A method of forming a semiconductor structure, said method comprising the steps of:
forming a silicon storage node of a non-planar shape, the storage node being adjacent an insulating region; forming a siliciding metal layer over the storage node; reacting portions of the metal layer with the storage node to form a silicide layer; removing unreacted portions of the metal layer from the insulating region; forming a conductive nitride layer on the silicide layer; forming a dielectric layer on the conductive nitride layer, and forming a conductive layer over the dielectric layer.
- 30. The method of claim 29 wherein the step of forming a conductive nitride layer consumes the silicide layer.
- 31. The method of claim 29 wherein the semiconductor region comprises polysilicon and wherein the dielectric layer comprises a material selected from the group consisting of tantalum pentoxide, lead zirconium tantalate, barium strontium titanate, and strontium titanate.
- 32. The method of claim 29 wherein the step of forming a conductive nitride comprises reacting the silicide layer within a nitrogen bearing ambient.
- 33. A method of forming a memory device, the method comprising the steps of:
providing a silicon substrate; forming a pass transistor at the face of the silicon substrate, the pass transistor including first and second source/drain regions and a gate; forming a bit line electrically coupled to the first source/drain region; forming a storage node base electrode electrically coupled to the second source/drain region; forming a layer of a first material on the base electrode; reacting the first material with the base electrode to form a self-aligned storage node; removing any unreacted portions of the first material; reacting the self-aligned storage plate in a nitrogen bearing ambient so that an outer surface of the storage node comprises a conductive nitride; forming a dielectric layer over the storage plate; and forming a cell plate conductor over the dielectric layer.
- 34. A method for manufacturing a capacitor structure of an integrated semiconductor memory device, said method comprising the steps of:
forming a sacrificial material layer on a semiconductor substrate; forming a first conductive layer on said sacrificial material layer; forming a resist layer and an oxide layer on said first conductive layer; patterning said resist layer and said oxide layer to form a first pattern; forming a first material layer on said first conductive layer; etching said first material layer anisotropically to thereby form a spacer on sidewalls of said first pattern; etching said first conductive layer using said spacer as an etch-mask and using said sacrificial material layer as an etch end-point; removing said first pattern; then forming a second conductive layer on the resultant structure; etching said second conductive layer anisotropically using said sacrificial material layer as said etch end-point; removing said spacer together with said sacrificial layer to thereby form a base storage electrode of a capacitor; forming a layer of a first conductive material over the base storage electrode; producing a self-aligned reaction between the first conductive material and the base storage electrode; forming a dielectric layer over the first conductive material; and forming a conductive layer over the dielectric layer.
RELATED PATENT APPLICATION
[0001] This invention is related to concurrently filed applications Ser. No. ______ (TI-21973) and Ser. No. ______ (TI-23343) which are each incorporated herein by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60037247 |
Jan 1997 |
US |
Divisions (1)
|
Number |
Date |
Country |
Parent |
09014724 |
Jan 1998 |
US |
Child |
09918228 |
Jul 2001 |
US |