Claims
- 1. An integrated circuit device comprising:
- a substrate, including device isolation regions defining a plurality of moat area of exposed semiconducting material at a surface thereof;
- a first insulated-gate field effect transistor formed in a first moat area and having a portion of a first patterned conductive layer comprising polycrystalline silicon as a gate, and having source/drain regions;
- a connection formed of a second patterned conductive layer comprising titanium nitride, in contact with a source/drain region of said first insulated-gate field effect transistor and in contact with a conductive layer in a second moat area;
- a second insulated-gate field effect transistor comprising:
- first and second source/drains separated by a channel in a third moat area,
- a first gate-edge extension comprising a portion of said first patterned conductive layer disposed over said channel area near said first source/drain,
- a gate formed of a portion of said second patterned thin film conductive layer disposed over said channel area and laterally separated from said first source/drain by said first gate-edge extension,
- wherein said first gate-edge extension is capacitively coupled to said gate,
- and wherein said first gate-edge extension is capacitively coupled to said first source/drain.
- 2. The device of claim 1,
- wherein said second insulated-gate field effect transistor further comprises a sidewall dielectric filament on the sidewall of said first gate-edge extension nearest said first source/drain.
- 3. The device of claim 2, wherein said first gate-edge extension has a sidewall dielectric filament on both sidewalls thereof.
- 4. The device of claim 1,
- wherein said second insulated-gate field effect transistor further comprises a lightly-doped drain extension region laterally extending from said first source/drain on the side thereof nearest said first gate-edge extension.
- 5. The device of claim 1, wherein said second insulated-gate field effect transistor further comprises a second gate-edge extension comprising a portion of said first patterned thin film conductive layer disposed over said channel area near said second source/drain,
- wherein said gate is laterally separated from said second source/drain by said second gate-edge extension.
- 6. The device of claim 1, wherein said device isolation regions define a PMOS first moat region having p+ source/drain regions therein and an NMOS first moat region having n+ source/drain regions therein, and wherein said second conductive layer is patterned to also provide connections from a p+ source/drain region to an n+ source/drain regions.
- 7. The device of claim 1, wherein some portions of said second conductive layer overlie a thin film insulator over at least some respective portions of said first patterned thin film conductive layer to define capacitors.
- 8. The device of claim 1, wherein said second conductive layer predominantly comprises titanium nitride, and also comprises at least 5% atomic of oxygen.
- 9. The device of claim 1, wherein said second conductive layer is less than 2000 .ANG. Angstroms thick.
- 10. The device of claim 1, wherein said second conductive layer consists essentially of titanium nitride.
- 11. The device of claim 1, wherein all portions of said said second conductive layer which are more than 50 .ANG. Angstroms away from an upper or lower surface thereof consist of more than 90% titanium nitride.
- 12. The device of claim 1, wherein said first conductive thin film layer is polycrystalline and comprises a substantial fraction of silicon.
- 13. The device of claim 1, wherein said first conductive thin film layer of said first insulated-gate field effect transistor is clad with a layer of titanium silicide.
- 14. The device of claim 1, wherein said source/drain regions of said first insulated-gate field effect transistor are clad with a layer of titanium silicide.
- 15. The device of claim 14, wherein said connection is in contact with the silicide layer of said source/drain region with which it is in contact.
CROSS-REFERENCE TO RELATED APPLICATIONS
The present invention is a continuation-in-part of Ser. No. 837,611, filed 03/07/86, pending, and of Ser. No. 729,318, filed 05/01/85, pending.
US Referenced Citations (9)
Foreign Referenced Citations (3)
Number |
Date |
Country |
60-55656 |
Mar 1985 |
JPX |
60-74556 |
Apr 1985 |
JPX |
8203948 |
Nov 1982 |
WOX |
Non-Patent Literature Citations (4)
Entry |
G. T. Goeloe et al. "Vertical Single-Gate CMOS Inoertens on Laser-Processed Multilayer Substracts", IEDM (1981) pp. 554-556. |
Kaneko et al., "Novel Submicron MOS Devices by Self-Aligned Nitridation of Silicide", Technical Digest of IEDM 1985 (IEEE) pp. 208-211 (Dec. 1, 1985). |
M. Wittmer et al., "Applications of TiN Thin Films in Silicon Devices", Materials Research Society Symposium, Nov. 1984, pp. 397-405. |
Ting, "TiN Formed by Evaporation as a Diffusion Barrier Between Al and Si", J. Vac-Sci. Technol. 21 (1), May/Jun. 1982, pp. 14-18. |
Continuation in Parts (2)
|
Number |
Date |
Country |
Parent |
837611 |
Mar 1986 |
|
Parent |
729318 |
May 1985 |
|