Claims
- 1. An integrated circuit device comprising:
a semiconductor component coupled with a lead frame, the semiconductor component defining a die area, the die area having a first thickness; an integrated circuit package encompassing at least a portion of the semiconductor component, the package having a first surface and a second surface, and side surfaces; the integrated circuit package having a parting line disposed on the side surfaces, where the parting line is offset toward a second surface of the package; and at least a first area defined by the first surface without the die area, the first area having a second thickness, where the second thickness is less than the first thickness.
- 2. The integrated circuit device as recited in claim 1, wherein the first area completely surrounds the die area.
- 3. The integrated circuit device as recited in claim 1, wherein the first surface comprises a bottom surface of the integrated circuit package.
- 4. The integrated circuit device as recited in claim 1, wherein the parting line is disposed substantially adjacent to the leadframe.
- 5. The integrated circuit device as recited in claim 1, wherein the side surfaces includes a first side surface opposite a second side surface, and die area extends from the first side surface to a second side surface.
- 6. An integrated circuit device comprising:
a semiconductor component coupled with a lead frame, the semiconductor component and at least one portion adjacent to the semiconductor component defining a die area, the die area having a die area surface; an integrated circuit package encompassing at least a portion of the semiconductor component, the package having a first surface and a second surface, and side surfaces; the integrated circuit package having a parting line disposed on the side surfaces, where the parting line is offset toward a second surface of the package; and at least a first area defined by the first surface without the die area, the first area having a first area surface, where the first area surface is recessed away from the die area surface.
- 7. The integrated circuit device as recited in claim 6, wherein the first area surface includes two or more recessed areas.
- 8. The integrated circuit device as recited in claim 7, wherein each recessed area is substantially identical.
- 9. The integrated circuit device as recited in claim 7, wherein the package has a first side surface and a second side surface opposite one another and defining a first length therebetween, and the package has a third side surface and a fourth side surface defining a second length therebetween, the first length is greater than the second length, and each recessed area extends fully from the first side surface of the package to the second side surface of the package.
- 10. The integrated circuit device as recited in claim 7, wherein the package has a first side surface and a second side surface opposite one another and defining a first length therebetween, and the package has a third side surface and a fourth side surface defining a second length therebetween, the first length is greater than the second length, and each recessed area extends fully from the third side surface of the package to the fourth side surface of the package.
- 11. An integrated circuit device comprising:
a semiconductor component coupled with a lead frame, the semiconductor component and at least one portion adjacent to the semiconductor component defining a die area, the die area having a die area surface; an integrated circuit package encompassing at least a portion of the semiconductor component, the package having a first surface and a second surface, and side surfaces, the side surfaces including a first side surface opposite a second side surface; the integrated circuit package having a parting line disposed on the side surfaces, where the parting line is offset toward a second surface of the package; at least a first area and a second area defined by the first surface without the die area, the die area disposed between the first area and the second area, the first area and the second area each extending from the first side surface to the second side surface; and the first area having a first area surface, the second area having a second area surface, where the first area surface and the second area surface are recessed away from the die area surface.
- 12. The integrated circuit device as recited in claim 11, wherein the package and the lead frame have an alignment portion, and the alignment portion has at least one alignment cut out therein.
- 13. The integrated circuit device as recited in claim 11, wherein the first surface comprises a bottom surface of the integrated circuit package.
- 14. The integrated circuit device as recited in claim 11, wherein the parting line is disposed substantially adjacent to the leadframe.
- 15. A method comprising:
coupling a semiconductor device to a leadframe; overmolding a package on at least a portion of the semiconductor device and over a portion of the leadframe and forming a parting line, where the package has a first surface and a second surface, and side surfaces, and the parting line is offset toward a second surface of the package; and forming at least one recess in the first surface of the package.
- 16. The method as recited in claim 15, wherein forming at least one recess in the first surface of the package occurs while the package is overmolded.
- 17. The method as recited in claim 15, further comprising trimming the leadframe and forming leads of the leadframe.
- 18. The method as recited in claim 15, further comprising forming an alignment portion on the leadframe.
- 19. The method as recited in claim 15, wherein forming at least one recess includes forming each recess to extend partially from a first side surface of the package to a second side surface of the package, and where the first side surface extends around a perimeter edge of the package.
- 20. The method as recited in claim 15, wherein forming at least one recess includes forming each recessed area to extend fully from a first side surface of the package to a second side surface of the package.
- 21. A method comprising:
coupling a semiconductor device to a leadframe; overmolding a package on at least a portion of the semiconductor device and over a portion of the leadframe and forming a parting line, where the package has a first surface and a second surface, and side surfaces, and the parting line is offset toward a second surface of the package; and wherein forming the first surface includes forming a non-planar surface and forming the second surface includes forming a uniform planar surface.
- 22. The method as recited in claim 21, wherein the parting line and the first surface define a first portion of the package, the parting line and the second surface define a second portion of the package, the second portion having a second volume of material, and overmolding the package includes forming the first volume the substantially the same as the second volume.
- 23. The method as recited in claim 21, wherein the package has a first side surface and a second side surface opposite one another and defining a first length therebetween, and the package has a third side surface and a fourth side surface defining a second length therebetween, and overmolding the package includes forming the first length greater than the second length, and forming each recessed area to extend fully from the third side surface of the package to the fourth side surface of the package.
- 24. The method as recited in claim 21, wherein forming at least one recess includes forming the at least one recessed area in a substantially rectangular shape.
- 25. A method comprising:
coupling a semiconductor device to a leadframe; overmolding a package on at least a portion of the semiconductor device and over a portion of the leadframe and forming a parting line, where the package has a first surface and a second surface, and side surfaces, and the parting line is offset toward a second surface of the package; wherein the parting line and the first surface define a first portion of the package, the parting line and the second surface define a second portion of the package, the second portion having a second volume of material, and overmolding the package includes forming the first volume the substantially the same as the second volume.
- 26. The method as recited in claim 25, further comprising forming at least one recessed area in the first surface of the package, and each recessed area extends partially from a first side surface of the package to a second side surface of the package.
- 27. The method as recited in claim 26, wherein forming at least one recessed area includes forming each recessed area with a border of material.
- 28. A method comprising:
coupling a semiconductor device to a leadframe; overmolding a package on at least a portion of the semiconductor device and over a portion of the leadframe and forming a parting line, where the package has a first surface and a second surface, and side surfaces, and the parting line is formed along the side surfaces and the parting line is offset toward a second surface of the package; forming a die area having a die area surface, where the semiconductor device and at least one portion adjacent to the semiconductor device define the die area; recessing at least a first area defined by the first surface without the die area, wherein recessing the first area includes recessing the first area away from the die area surface.
- 29. The method as recited in claim 28, wherein forming at least one recessed area includes forming two or more recessed areas.
- 30. The method as recited in claim 29, wherein forming the two or more recessed areas include forming the recessed areas substantially identical to one another.
- 31. The method as recited in claim 28, wherein the package has a first side surface and a second side surface opposite one another and defining a first length therebetween, and the package has a third side surface and a fourth side surface defining a second length therebetween, and overmolding the package includes forming the first length greater than the second length, and forming each recessed area to extend fully from the third side surface of the package to the fourth side surface of the package.
- 32. The method as recited in claim 28, wherein the package has a first side surface and a second side surface opposite one another and defining a first length therebetween, and the package has a third side surface and a fourth side surface defining a second length therebetween, and overmolding the package includes forming the first length greater than the second length, and forming each recessed area to extend fully from the first side surface of the package to the second side surface of the package.
- 33. A method comprising:
coupling at least one semiconductor device to a leadframe; overmolding a package on at least a portion of the at least one semiconductor device and over a portion of the leadframe and forming a parting line, where the package has a first surface and a second surface, and side surfaces, and the parting line is offset toward a second surface of the package; wherein the parting line and the first surface define a first portion of the package, the parting line and the second surface define a second portion of the package, the second portion having a second volume of material, and overmolding the package includes forming the first volume the substantially the same as the second volume; and forming at least one recess in the first surface of the package.
- 34. The method as recited in claim 33, wherein forming at least one recessed area includes forming two or more recessed areas substantially identical to one another.
- 35. The method as recited in claim 33, wherein forming at least one recessed area includes forming a recessed are to extend fully from a first side surface of the package to a second side surface of the package.
RELATED APPLICATION
[0001] This application is a Divisional of U.S. application Ser. No. 09/648,316 filed on Aug. 25, 2000 which is incorporated herein by reference
Divisions (1)
|
Number |
Date |
Country |
| Parent |
09648316 |
Aug 2000 |
US |
| Child |
10412064 |
Apr 2003 |
US |