Claims
- 1. Integrated circuit (IC) device comprising:(a) a semiconductor substrate having a surface, (b) an insulating layer on the substrate surface, (c) a plurality of IC device location openings in the insulator layer extending through the insulating layer and exposing the substrate surface, the first plurality of IC device location openings being distributed unevenly over the substrate surface, (d) a plurality of dummy openings in the insulating layer extending through the insulating layer and exposing the substrate surface, the plurality of dummy openings being distributed over the entire substrate surface, (e) an epitaxial layer in each of the IC device location openings and in each of the dummy openings, and (f) semiconductor devices formed selectively in the IC device location openings, leaving the epitaxial layers in the dummy openings devoid of devices.
- 2. The integrated circuit device of claim 1 wherein the semiconductor is silicon.
- 3. The integrated circuit device of claim 1 wherein some of the dummy openings are located in the central portion of the substrate.
- 4. The integrated circuit device of claim 3 wherein at least some of the dummy openings are located between IC device location openings.
- 5. The integrated circuit device of claim 3 wherein the dummy openings are smaller than the IC device location openings.
RELATED APPLICATION
This application is a Division of application Ser. No. 09/461,609 filed Dec. 15, 1999 now U.S. Pat. No. 6,409,829.
US Referenced Citations (6)
Number |
Name |
Date |
Kind |
4547231 |
Hine |
Oct 1985 |
A |
4698316 |
Corboy, Jr. et al. |
Oct 1987 |
A |
4758531 |
Beyer et al. |
Jul 1988 |
A |
4923826 |
Jastrzebski et al. |
May 1990 |
A |
6074478 |
Oguro |
Jun 2000 |
A |
6232641 |
Miyano et al. |
May 2001 |
B1 |
Foreign Referenced Citations (1)
Number |
Date |
Country |
4-01-302838 |
Dec 1989 |
JP |
Non-Patent Literature Citations (2)
Entry |
Osenbach et al., A Complementary Selective Epitaxial Growth (CSEG) Process and its Application to High Speed Bipolar Transistors, 1990, IEEE, Custom Integrated Circuits Conference, pp. 18.4. 1-4.* |
Sherman et al., Elimination of the Sidewall Defects in Selective Epitaxial Growth (SEG) of Silicon for a Dielectric Isolation Technology, Jun. 1996, IEEE, Electron Device Letters, vol. 17, No. 6, pp. 267-69. |