Claims
- 1. An integrated memory, comprising:bit lines; word lines running transversely with respect to said bit lines; and a configuration of non-volatile memory cells including first memory cells and second memory cells each having a magnetoresistive effect, said non-volatile memory cells disposed at crossover points in each case between said bit lines and said word lines; said first memory cells each containing a first memory element connected to a bit line and a transistor connected to and driven by one of said word lines, for an access to a respective one of said first memory cells, said transistor with said bit line and said first memory element forming a current path to one of a supply potential and earth potential; said second memory cells each having a second memory element connected between a respective bit line and a respective word line.
- 2. The integrated memory according to claim 1, wherein said non-volatile memory cells are disposed in a substrate, said first memory cells form a substrate-side memory cell array, and said second memory cells form a memory cell array disposed above said substrate-side memory cell array.
- 3. The integrated memory according to claim 1, wherein one of said first and second memory elements has a giant magnetoresistive effect and the other has a tunneling magnetoresistive effect.
- 4. The integrated memory according to claim 2, further comprising a device for applying a high voltage to said bit lines and said word lines for breaking down a thin dielectric layer in said first and second memory elements, said device connected to at least one of said memory cell array and said substrate-side memory cell array.
- 5. The integrated memory according to claim 2, wherein each of said second memory cells has a diode connected in series with said second memory element disposed between said respective word line and said respective said bit line.
- 6. The integrated memory according to claim 2, wherein in each case one of said first memory cells and one of said second memory cells lying one above another from different ones of said substrate-side memory cell array and said memory cell array are connected to a bit line being a common bit line.
- 7. An integrated memory, comprising:bit lines; word lines running transversely with respect to said bit lines; and a configuration of non-volatile memory cells including at least a first memory cell and a second memory cell each with a magnetoresistive effect, said non-volatile memory cells disposed at crossover points in each case between said bit lines and said word lines; said first memory cell containing a first memory element connected to one of said bit lines and a transistor connected to and driven by one of said word lines, for an access to said first memory cell, said transistor with said bit line and said first memory element forming a current path to one of a supply potential and earth potential; said second memory cell having a second memory element connected between a respective one of said bit lines and a respective one of said word lines.
Priority Claims (1)
Number |
Date |
Country |
Kind |
100 58 047 |
Nov 2000 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of copending International application PCT/DE01/04091, filed Oct. 29, 2001, which designated the United States and which was not published in English.
US Referenced Citations (7)
Foreign Referenced Citations (5)
Number |
Date |
Country |
197 44 095 |
Apr 1999 |
DE |
0 387 834 |
Sep 1990 |
EP |
0 613 148 |
Aug 1994 |
EP |
0 918 334 |
May 1999 |
EP |
0004555 |
Jan 2000 |
WO |
Non-Patent Literature Citations (1)
Entry |
Durlam, M. et al.: “Nonvolatile RAM based on Magnetic Tunnel Junction Elements”, IEEE International Solid-State Circuits Conference, Feb. 8, 2000, pp. 130-131. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE01/04091 |
Oct 2001 |
US |
Child |
10/444546 |
|
US |