Claims
- 1.-15. cancelled
- 16. A method for forming a hybrid active electronic and optical circuit using a lithography mask, the hybrid active electronic and optical circuit comprising an active electronic device and at least one active optical device, both devices disposed at least in part in a single Silicon-On-Insulator (SOI) wafer, the SOI wafer including an insulator layer and an upper silicon layer, the upper silicon layer including at least one component of the active electronic and at least one component of the active optical device, the active optical device also comprising a polysilicon region disposed above the upper silicon layer forming a polysilicon loaded region wherein the higher effective mode index of the polysilicon loaded region controls the confinement of the light propagating within the upper silicon layer, the method comprising projecting the lithography mask onto the SOI wafer in order to simultaneously pattern at least a portion of the active electronic device and at least a portion of the at least one active optical device.
- 17. The method as defined in claim 16 wherein the active optical device includes one from the group of a p-n device, a field plated device, a Schottky device, a MOSCAP device and a MOSFET device.
- 18. The method as defined in claim 17 wherein the active optical device is a MOSCAP device and further includes a relatively thin oxide layer disposed between the upper silicon layer and the polysilicon region such that the MOSCAP device is defined by the upper silicon layer of the SOI wafer forming the “Semiconductor” portion of the MOSCAP device, the relatively thin oxide layer forming the “Oxide” portion of the MOSCAP device and the polysilicon region is sufficiently doped to form the “Metal” portion of the MOSCAP device.
- 19. The method as defined in claim 17 wherein the active optical device is a MOSFET device and further includes a relatively thin oxide layer disposed between the upper silicon layer and the polysilicon region such that the MOSFET device is defined by the upper silicon layer of the SOI wafer forming the “Semiconductor” portion of the MOSFET device, the relatively thin oxide layer forming the “Oxide” portion of the MOSFET device and the polysilicon region is sufficiently doped to form the “Metal” portion of the MOSFET device.
- 20. The method as defined in claim 16 wherein the polysilicon region is positioned and shaped to create a desired position and shape of the optical mode field within the upper silicon layer and the polysilicon region.
- 21. The method as defined in claim 16 wherein the polysilicon region comprises multiple layers of polysilicon disposed above the upper silicon layer.
- 22. The method as defined in claim 21 wherein the multiple layer polysilicon region is positioned and shaped to create a desired position and shape of the optical mode field within the upper silicon layer and the multiple layer polysilicon region.
- 23. The method as defined in claim 21 wherein the active optical device includes one from the group of a p-n device, a field plated device, a Schottky device, a MOSCAP device and a MOSFET device.
- 24. The method as defined in claim 23 wherein the active optical device is a MOSCAP device and further includes a relatively thin oxide layer disposed between the upper silicon layer and the multiple layer polysilicon region such that the MOSCAP device is defined by the upper silicon layer of the SOI wafer forming the “Semiconductor” portion of the MOSCAP device, the relatively thin oxide layer forming the “Oxide” portion of the MOSCAP device and at least one layer of the multiple layer polysilicon region is sufficiently doped to form the “Metal” portion of the MOSCAP device.
- 25. The method as defined in claim 23 wherein the active optical device is a MOSCAP device and further includes a relatively thin oxide layer disposed between the upper silicon layer and the multiple layer polysilicon region such that the MOSCAP device is defined by the upper silicon layer of the SOI wafer forming the “Semiconductor” portion of the MOSCAP device, the relatively thin oxide layer forming the “Oxide” portion of the MOSCAP device and at least one layer of the multiple layer polysilicon region is lightly doped to form a semiconductor layer of the active optical device.
- 26. A hybrid electronic and optical circuit integrated with a Silicon-On-Insulator (SOI) wafer, the SOI wafer including an insulator layer and an upper silicon layer, the hybrid active electronic and optical circuit comprising:
a relatively thin optical waveguide formed within at least a portion of the upper silicon layer of the SOI wafer; and at least one active optical device including both a portion of the relatively thin optical waveguide within the upper silicon layer of the SOI wafer and a polysilicon region disposed above the upper silicon layer so as to form a polysilicon loaded region wherein the higher effective mode index of the polysilicon loaded region controls the confinement of the light propagating within the upper silicon layer and wherein altering an electric voltage applied between the polysilicon region and the upper silicon layer affects a free carrier distribution in a portion of the at least one active optical device, thereby changing the effective mode index of the at least one active optical device and altering the optical characteristics of a lightwave signal passing therethrough.
- 27. The hybrid active electronic and optical circuit as defined in claim 26 wherein the active optical device includes one from the group of a p-n device, a field plated device, a Schottky device, a MOSCAP device and a MOSFET device.
- 28. The hybrid active electronic and optical circuit as defined in claim 27 wherein the active optical device further includes a relatively thin oxide layer disposed between the upper silicon layer and the polysilicon region such that the MOSCAP device structure is defined by the upper silicon layer of the SOI wafer forming the “Semiconductor” portion of the MOSCAP device, the relatively thin oxide layer forming the “Oxide” portion of the MOSCAP device and the polysilicon region is sufficiently doped to form the “Metal” portion of the MOSCAP device wherein the altering of an electric voltage applied between the polysilicon region and the upper silicon layer affects the distribution of free carriers near the semiconductor/oxide boundary.
- 29. The hybrid active electronic and optical circuit as defined in claim 26 wherein the polysilicon region is positioned and shaped to create the desired position and shape of the optical mode field within the upper silicon layer and the polysilicon region.
- 30. The hybrid active electronic and optical circuit as defined in claim 26 wherein the polysilicon region comprises multiple layers of polysilicon disposed above the upper silicon layer.
- 31. The hybrid active electronic and optical circuit as defined in claim 30 wherein the multiple layer polysilicon region is positioned and shaped to create a desired position and shape of the optical mode field within the upper silicon layer and the multiple layer polysilicon region.
- 32. The hybrid active electronic and optical circuit as defined in claim 30 wherein the active optical device includes one from the group of a p-n device, a field plated device, a Schottky device, a MOSCAP device and a MOSFET device.
- 33. The hybrid active electronic and optical circuit as defined in claim 32 wherein the active optical device is a MOSCAP device and further includes a relatively thin oxide layer disposed between the upper silicon layer and the multiple layer polysilicon region such that the MOSCAP device is defined by the upper silicon layer of the SOI wafer forming the “Semiconductor” portion of the MOSCAP device, the relatively thin oxide layer forming the “Oxide” portion of the MOSCAP device and at least one layer of the multiple layer polysilicon region is sufficiently doped to form the “Metal” portion of the MOSCAP device wherein the altering of an electric voltage applied between the polysilicon region and the upper silicon layer affects the distribution of free carriers near the semiconductor/oxide boundary.
- 34. The hybrid active electronic and optical circuit as defined in claim 32 wherein the active optical device is a MOSCAP device and further includes a relatively thin oxide layer disposed between the upper silicon layer and the multiple layer polysilicon region such that the MOSCAP device is defined by the upper silicon layer of the SOI wafer forming the “Semiconductor” portion of the MOSCAP device, the relatively thin oxide layer forming the “Oxide” portion of the MOSCAP device and at least one layer of the multiple layer polysilicon region is lightly doped to form a semiconductor layer of the active optical device wherein the altering of an electric voltage applied between the polysilicon region and the upper silicon layer affects the distribution of free carriers near the semiconductor/oxide boundaries.
- 35. The hybrid active electronic and optical circuit as defined in claim 32 wherein the active optical device is a MOSFET device and further includes a relatively thin oxide layer disposed between the upper silicon layer and the polysilicon region such that the MOSFET device is defined by the upper silicon layer of the SOI wafer forming the “Semiconductor” portion of the MOSFET device, the relatively thin oxide layer forming the “Oxide” portion of the MOSFET device and the polysilicon region is sufficiently doped to form the “Metal” portion of the MOSFET device.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation-in-part to U.S. patent application Ser. No. 09/859,593, filed May 17, 2001.
[0002] This application claims priority to U.S. Provisional Patent Application Ser. No. 60/293,615, filed May 25, 2001.
[0003] This application claims priority to U.S. Provisional Patent Application Ser. No. 60/297,208, filed Jun. 8, 2001.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60293615 |
May 2001 |
US |
|
60297208 |
Jun 2001 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09991542 |
Nov 2001 |
US |
Child |
10890569 |
Jul 2004 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09859693 |
May 2001 |
US |
Child |
09991542 |
Nov 2001 |
US |