Claims
- 1. A method comprising:
forming a logic circuit element over a triple well in a substrate; and forming a radio frequency element over a triple well in the substrate.
- 2. The method of claim 1 wherein forming a radio frequency element includes forming an integrated inductor.
- 3. The method of claim 1 wherein forming a logic circuit element includes forming an N-channel transistor.
- 4. The method of claim 1 including forming a triple well of a P-type region over an N-type region formed in said substrate.
- 5. The method of claim 4 including biasing the N-type regions of each triple well.
- 6. The method of claim 5 including applying separate voltages to the triple well under the logic circuit element and the triple well under the radio frequency element.
- 7. The method of claim 1 including forming a flash memory in said substrate.
- 8. The method of claim 7 including forming said flash memory over a triple well.
- 9. The method of claim 1 including forming a mixed signal section in said substrate.
- 10. The method claim 9 including forming a mixed signal element over a triple well.
- 11. An integrated circuit comprising:
a substrate; a logic circuit element formed over said substrate; a first triple well formed in said substrate under said logic circuit element; a radio frequency element formed over said substrate; and a second triple well formed under said radio frequency element.
- 12. The circuit of claim 11 wherein said logic circuit element is a N-channel transistor.
- 13. The circuit of claim 11 wherein said radio frequency element is an integrated inductor.
- 14. The circuit of claim 11 wherein the first and second triple wells each includes a P-well formed in an N-well formed in the substrate.
- 15. The circuit of claim 14 wherein a bias voltage is applied to the N-well of each triple well.
- 16. The circuit of claim 14 including external pins and a separate voltage supply path from each external pin to said N-wells of said first and second triple wells.
- 17. The circuit of claim 14 wherein the P-well of the first triple well is doped more heavily than the P-well of said second triple well.
- 18. The circuit of claim 11 including a flash memory formed in said substrate.
- 19. The circuit of claim 18 wherein said flash memory is formed over another triple well.
- 20. The circuit of claim 11 including a random access memory formed in said substrate.
- 21. The circuit of claim 11 including a mixed signal section formed in said substrate, said mixed signal section including at least one component.
- 22. The circuit of claim 21 wherein said component is formed over a third triple well.
Parent Case Info
[0001] This is a continuation-in-part of U.S. patent application Ser. No. 09/596,486 filed Jun. 19, 2000 which is a continuation-in-part of U.S. patent application Ser. No. 09/580,713, filed May 30, 2000.
Continuation in Parts (2)
|
Number |
Date |
Country |
Parent |
09596486 |
Jun 2000 |
US |
Child |
09792848 |
Feb 2001 |
US |
Parent |
09580713 |
May 2000 |
US |
Child |
09596486 |
Jun 2000 |
US |