Integrated thermal sensor for microwave transistors

Information

  • Patent Grant
  • 6991367
  • Patent Number
    6,991,367
  • Date Filed
    Tuesday, November 4, 2003
    21 years ago
  • Date Issued
    Tuesday, January 31, 2006
    18 years ago
Abstract
A circuit for determining temperature of an active semiconductor device disposed on a semiconductor substrate and a Wheatstone bridge circuit. The bridge has in each of four branches thereof a thermal sensitive device, one pair of such thermal sensitive devices being in thermal contact with an electrode of the active device. Another pair of such thermal sensitive devices is in thermal contact with the substrate. The thermal sensitive devices are resistors. The active device is a transistor. A tuning circuit is coupled to an output of the transistor, such tuning circuit having a tunable element controlled by a control signal fed to such tunable element. A processor is responsive to a voltage produced at an output of the Wheatstone bridge circuit and a signal representative of power fed to the transistor. The output provided by the Wheatstone bridge provides a measure of a temperature difference between the temperature of the transistor and ambient temperature.
Description
TECHNICAL FIELD

This invention relates to microwave transistors, and more particularly to circuitry for monitoring temperature of such transistors.


BACKGROUND

As is known in the art, it is desirable to monitor the temperature of microwave transistors relative to ambient temperature. By monitoring the temperature of such transistors in a monolithic integrated circuit it is possible to (1) insure that the transistor does not exceed a specified temperature over a wide range of operating temperatures; and (2) use the temperature to dynamically tune a circuit having the transistor.


SUMMARY

A circuit for determining temperature of an active semiconductor device disposed on a semiconductor substrate and a Wheatstone bridge circuit. The bridge has in each of four branches thereof a thermal sensitive device, one pair of such thermal sensitive devices being in thermal contact with an electrode of the active device. Another pair of such thermal sensitive devices is in thermal contact with the substrate. The thermal sensitive devices are resistors. The active device is a transistor. A tuning circuit is coupled to an output of the transistor, such tuning circuit having a tunable element controlled by a control signal fed to such tunable element. A processor is responsive to a voltage produced at an output of the bridge circuit and a signal representative of power fed to the transistor. The output provided by the Wheatstone bridge provides a measure of a temperature difference between the temperature of the transistor and ambient temperature. The processor produces the control signal to maximize power fed to the transistor and minimize power dissipated by such transistor.


The details of one or more embodiments of the invention are set forth in the accompanying drawings and the description below. Other features, objects, and advantages of the invention will be apparent from the description and drawings, and from the claims.





DESCRIPTION OF DRAWINGS


FIG. 1 is a schematic diagram of a circuit for determining the operating temperature of an active semiconductor device according to the invention;



FIG. 2A is a plan view of a portion of a semiconductor substrate, such portion having a transistor used in the circuit of FIG. 1 thereon and having a four resistors used in the circuit of FIG. 1;



FIG. 2B is a cross sectional view of the portion of the substrate of FIG. 2A, such cross section being taken along line 2B—2B of FIG. 2A; and



FIG. 2C is a cross sectional view of the portion of the substrate of FIG. 2A, such cross section being taken along line 2C—2C of FIG. 2A.





Like reference symbols in the various drawings indicate like elements.


DETAILED DESCRIPTION

Referring now to FIG. 1, a circuit 10 is shown for determining the operating temperature of an active semiconductor device, here a transistor 12. The circuit 10 is located on a semiconductor substrate 14 (FIGS. 2A, 2B and 2C) having thereon the active device 12. Here the transistor 12 is a field effect transistor having source electrode, S, drain electrode D and gate electrode G, as shown.


The circuit 10 includes a bridge circuit 16, here a Wheatstone bridge. The bridge 16 includes a first thermal sensitive device, here a resistor R1, disposed in thermal contact with an electrode, here the source electrode, S, of the active device 12. The first thermal sensitive device R1 has a pair of terminals, a first one of the pair of terminals being connected to a first node N1 and a second one of the pair of terminals being connected to a second node N2.


The bridge 16 includes a second thermal sensitive device, here a resistor R2, disposed in thermal contact with the source electrode, S, of the active device 12. The second thermal sensitive device R2 has a pair of terminals, a first one of the pair of terminals being connected to a third node N3 and a second one of the pair of terminals being connected to a fourth node N4,


The bridge 16 includes a third thermal sensitive device, here a resistor R3, disposed in thermal contact with the substrate 14. The third thermal sensitive device R3 has a pair of terminals, a first one of the pair of terminals being connected to the second node N2 and a second one of the pair of terminals being connected to the fourth node N4.


The bridge 16 includes a fourth thermal sensitive device, here a resistor R4, disposed in thermal contact with the substrate 14. The fourth thermal sensitive device R4 has a pair of terminals, a first one of the pair of terminals being connected to the first node N1 and a second one of the pair of terminals being connected to the third node N3. A dc voltage potential 20 is connected between the first node N1 and the fourth node, N4, here such node N4 being at ground potential, as indicated. The second node N2 and the third node N3 provide an output of the bridge 16.


The circuit 10 includes a tuning circuit 22 coupled to an output electrode of the transistor 12. The tuning circuit 22 has a tunable element 24, here a varactor, controlled by a control signal fed to such tunable element 24 by a processor 26.


The output voltage between nodes N2 and N3 is proportional to the difference between the product of the resistance of resistor R3 and the resistance of resistor R4 and the product of the resistance of resistor R2 and the resistance of resistor R1. That is, the output voltage between nodes N2 and N3 is proportional to R3R4–R2R1. Resistors R3 and R4 are in thermal contact with the substrate 14 and are thus at a common temperature representative of the ambient temperature of the circuit 10. Resistors R1 and R2 are in thermal contact with the source electrode, S, of the transistor 12. Thus, if the temperature of the transistor 12 and the ambient temperature are the same, as when the transistor is not operating, the output voltage of the bridge is zero. It follows then that when the transistor operates, it will become hotter than the ambient temperature and the output voltage between nodes N2 and N3 will increase. Because the resistance of the resistors R1 and R2 increase with an increase in temperature, it follows then that the output voltage of the bridge 16, i.e., the voltage between nodes N2 and N3, provide a measure of the power being dissipated by the operating transistor 12.


The processor 26 is responsive to the voltage produced at the output of the bridge 16 and a signal representative of power fed to the transistor 12. Any one of a variety of means may measure the power fed to the transistor 12, here, for example, such power is measured by a voltage V produced across a precision resistor R in the source circuit of the transistor 12. The voltage across this resistor is IR while the bias power into the transistor is this current multiplied by the voltage drop across the transistor.


The processor is programmed to produce the control signal for the varactor which maximizes power fed to the transistor, as detected by the voltage produced across resistor R while minimizing power dissipated by such transistor, as detected by the output voltage across nodes N2 and N3 of bridge 16.


More particularly, the process of self-alignment and dynamic tuning can be understood based on the following balance equation:

Prf.load+Prf,.tuner=Pdc−Pdiss+Prf.in

    • where Prf.load is the power to the load, here represented in FIG. 1 by resistor R1;
    • Prf.tuner is the power dissipated in the tuner 22;
    • Pdc is the power fed to the transistor 12;
    • Pdiss is the power dissipated in the transistor as represented by the output voltage of the bridge 16 (i.e., the voltage between nodes N1 and N3); and
    • Prf.in in the input radio frequency (rf)power fed to the gate G of transistor 12.


Here, the rf power output is divided into two parts; one is the part that flows into the load; and the other is the part that is dissipated in the tuner 22. The right side of the equation represents the remaining power of the device: the DC bias power (i.e., Pdc); the power dissipated as heat and is thus proportional to the temperature rise of the transistor 12; and the rf power input to the transistor 12. For simplicity, the following assumptions are made: (1) the rf power input to the transistor 12 is fixed; (2) the transistor input remains matched over a range of output tuner 22 operating range; and (3) the tuner 22 is lossless such that Prf,tuner is zero.


With such assumptions, with the circuit 10 (FIG. 1), the use of an rf detector on the output of the transistor is avoided by providing a sensor for Pdc and Pdiss. Here, the sensor for Pdc is the resistor R and the sensor for Pdiss is the bridge 16. It is assumed that the DC voltage across the transistor is fixed.


Referring now to FIGS. 2A–2C, the substrate 14, here for example silicon or gallium arsenide, has disposed on a source electrode S of the transistor 12 a thin insulating layer, 30, here for example silicon nitride. Disposed on the layer of silicon nitride are evaporated thin film resistors R1 and R2, here made of nichrome, for example. It is noted that when the layer 30 is formed on the source electrode S, a layer 30 of silicon nitride is also formed on portions of the substrate 12.


A number of embodiments of the invention have been described. Nevertheless, it will be understood that various modifications may be made without departing from the spirit and scope of the invention. Accordingly, other embodiments are within the scope of the following claims.

Claims
  • 1. An amplifier circuit having a transistor for amplifying a radio frequency signal fed thereto, such amplified signal being coupled to a load, such amplifier comprising: (A) a circuit for determining temperature of the transistor, comprising: (a) a semiconductor substrate having thereon the transistor;(b) a bridge circuit comprising: (i) a first thermal sensitive device disposed in thermal contact with an electrode of the transistor, such first thermal sensitive device having a pair of terminals, a first one of the pair of terminals being connected to a first node and a second one of the pair of terminals being connected to a second node;(ii) a second thermal sensitive device disposed in thermal contact with the electrode of the transistor, such second thermal sensitive device having a pair of terminals, a first one of the pair of terminals being connected to a third node and a second one of the pair of terminals being connected to a fourth node;(iii) a third thermal sensitive device disposed in thermal contact with the substrate, such third thermal sensitive device having a pair of terminals, a first one of the pair of terminals being connected to the second node and a second one of the pair of terminals being connected to the fourth node;(iv) a fourth thermal sensitive device disposed in thermal contact with the substrate, such fourth thermal sensitive device having a pair of terminals, a first one of the pair of terminals being connected to the first node and a second one of the pair of terminals being connected to the third node;(v) a voltage source providing a voltage potential between the first node and the fourth node;(vi) an output provided by the second node and the third node;(B) a tuning circuit coupled between an output electrode of the transistor and the load, such tuning circuit having a tunable element controlled by a control signal fed to such tunable element;(C) an electrical device coupled between the voltage source and the transistor for providing a measure of power fed to the transistor; and(D) a processor coupled to the electrical device and to output provided by the second node and the third node for producing the control signal.
  • 2. The amplifier recited in claim 1 wherein the thermal sensitive devices are resistors.
  • 3. The circuit recited in claim 1 wherein the output provides a measure of a temperature difference between the temperature of the transistor and ambient temperature.
  • 4. The circuit recited in claim 1 wherein the processor produces the control signal to maximize power fed to the transistor and minimize power dissipated by such transistor.
  • 5. The circuit recited in claim 1 wherein the electrical device is a resistor.
US Referenced Citations (31)
Number Name Date Kind
2050878 Dallmann et al. Aug 1936 A
2432199 Kamm Dec 1947 A
3091965 Strickland Jun 1963 A
3517555 Strickland Jun 1970 A
3531990 Shinskey Oct 1970 A
RE27458 Simonyan et al. Aug 1972 E
3908164 Parker Sep 1975 A
3928800 Strenglein et al. Dec 1975 A
4369417 Kupfer Jan 1983 A
4713581 Haimson Dec 1987 A
4719434 Scott et al. Jan 1988 A
4793182 Djorup Dec 1988 A
4924195 Gonda May 1990 A
4936144 Djorup Jun 1990 A
5370458 Goff Dec 1994 A
5444219 Kelly Aug 1995 A
5563760 Lowis et al. Oct 1996 A
5681989 Kanke et al. Oct 1997 A
5912595 Ma et al. Jun 1999 A
5994970 Cole et al. Nov 1999 A
6091309 Burke et al. Jul 2000 A
6198296 Invaov Mar 2001 B1
6362699 Fry Mar 2002 B1
6384787 Kim et al. May 2002 B1
6486679 Holt Nov 2002 B1
6603367 Pao et al. Aug 2003 B2
6767129 Lee et al. Jul 2004 B2
6853176 Lymer Feb 2005 B2
20010035758 Furukawa Nov 2001 A1
20040183519 Lymer Sep 2004 A1
20050093532 Adlerstein et al. May 2005 A1
Foreign Referenced Citations (3)
Number Date Country
0 523 798 Jan 1993 EP
1 460 437 Sep 2004 EP
56090264 Jul 1981 JP
Related Publications (1)
Number Date Country
20050094708 A1 May 2005 US