This application claims the benefit of U.S. Provisional Application No. 60/203,616, filed May 12, 2000 and is hereby incorporated by reference in its entirety. The present invention may relate to co-pending application U.S. Ser. No. 09,745,660, filed concurrently, which is hereby incorporated by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
4523301 | Kadota et al. | Jun 1985 | A |
5343439 | Hoshimo | Aug 1994 | A |
5568416 | Kawana et al. | Oct 1996 | A |
5671258 | Burns et al. | Sep 1997 | A |
5864250 | Deng | Jan 1999 | A |
5901110 | Jang | May 1999 | A |
5910742 | Snyder et al. | Jun 1999 | A |
6208169 | Wong et al. | Mar 2001 | B1 |
6255880 | Nguyen | Jul 2001 | B1 |
6301188 | Weber et al. | Oct 2001 | B1 |
Entry |
---|
Bertrand J. Williams et al., “Linearized Digital Phase-Locked Loop”, U.S. Ser. No. 09/475,660, Filed Dec. 21, 2000. |
Terry D. Little et al., “Linearized Digital Phase-Locked Loop”, U.S. Ser. No. 09/747,257, Filed Dec. 22, 2000. |
Bertrand J. Williams et al., “Linearized Digital Phase-Locked Loop”, U.S. Ser. No. 09/747,262, Filed Dec. 22, 2000. |
Timothy J. Jordan et al., “Linearized Digital Phase-Locked Loop Method”, U.S. Ser. No. 09/747,188, Filed Dec. 22, 2000. |
Bertrand J. Williams et al., “Linearized Digital Phase-Locked Loop Method”, U.S. Ser. No. 09/746,802, Filed Dec. 22, 2000. |
Number | Date | Country | |
---|---|---|---|
60/203616 | May 2000 | US |