The present invention generally relates to manufacturing of photomasks, and more particularly to manufacturing of photomasks used in flat panel display (FPD) lithography.
The lithography process in flat panel display (FPD) manufacturing determines the capability and output capacity of flat panel products. Reducing process time at the lithography step is a key factor to reduce product turnaround time (TAT) and therefore enhance total product capacity output, which means improving productivity in the panel manufacturing.
When optimizing a mask layout to improve general lithographic performance, it is often necessary to adjust feature size, shapes and optical properties (e.g., phase shifting, transmission levels) of the mask in order to enhance the printing of the mask on the substrate. The optical properties are often adjusted using the mask structure, such as, for example, addition or tuning of thin films on the mask. In optical proximity correction, the edges of the mask feature are adjusted to have the printed mask feature most closely match the desired design feature when the mask is printed on the substrate by the lithography scanner. The typical figures of merit to guide the mask feature adjustments are related to pattern fidelity, focal range of the image and exposure latitude.
Photomask technology has contributed to the capability and productivity of integrated circuit (IC) and flat panel display (FPD) manufacturing, including the implementation of masks which improve process capability, margins and yield. Such masks include, for example, advanced binary or multi-tone masks and phase shifting masks, to name a few. These masks are mainly composed of a transparent substrate and absorbing (e.g., CrOx, CrON) and phase shift films (e.g., MoSi, SiN) that are patterned to deliver and sustain the optical, physical and mechanical requirements of the mask. Therefore, in mask fabrication, the optimum mask process condition and its controllability to process those films impacts patterning quality and performance of the mask in the lithography process.
However, for the FPD panel process, the design and processes are very different from conventional IC products and require special dedicated solutions. For example, leading edge panel product designs have much larger dimension features patterned over much larger areas and the families of shapes of such features are often different compared to advanced IC designs. In this regard, the higher performing mask making process used in complex IC designs are not necessary in FPD panel designs. Accordingly, there is a need for a mask making process that is more suitable to FPD lithography processes.
An object of the present invention is to provide a mask making process in which mask shapes and mask structure are optimized to achieve the lowest printing exposure energy while still maintaining an acceptable pattern quality and size. This is opposed to the conventional technique used in, for example, IC lithography, where mask shapes and structure are optimized to achieve the optimal pattern quality and size. By effectively changing the optimization merit function priority from pattern quality improvement to lowest exposure dose level, a substantial improvement in throughput for the lithography scanner can be achieved while still maintaining acceptable image quality in the flat panel display application.
In exemplary embodiments, a method of manufacturing a photomask comprises: (A) receiving initial photomask design data associated with one or more patterns to be formed on a photomask; (B) optimizing the initial photomask design data to minimize printing exposure energy while maintaining an acceptable pattern quality and size, the step of optimizing comprising: 1. setting minimization of printing exposure energy as a priority design rule; 2. setting optimization of pattern quality and size as a secondary design rule; 3. iterating size of mask design features to determine a range of size biases that satisfy both the priority and secondary design rules so as to provide an initial optimized mask design; and 4. adjusting mask variables over the range of size biases to determine mask variables that further optimize the initial optimized mask design to obtain a final optimized mask design; and (C) generating optimized photomask design data based on the final optimized mask design.
In exemplary embodiments, the range of size biases comprises negative size biases.
In exemplary embodiments, wherein the range of size biases comprises positive size biases.
In exemplary embodiments, the mask variables comprise pattern edge compensation variables.
In exemplary embodiments, the mask variables comprise mask structure variables.
In exemplary embodiments, the mask variables comprise scanner illumination shape variables.
In exemplary embodiments, the mask variables comprise pattern edge compensation variables, mask structure variables, scanner illumination shape variables, and combinations thereof.
In exemplary embodiments, the method further comprises the step of performing optical proximity correction to the optimized photomask design data.
In exemplary embodiments, the method further comprises the step of providing a mask blank.
In exemplary embodiments, the method further comprises the step of processing the mask blank using the optimized photomask design data to form a photomask for use in a lithography process.
In exemplary embodiments, the photomask is a large-size photomask for use in a lithography process to manufacture a flat panel display (FPD).
In exemplary embodiments, a method of making a flat panel display comprising irradiating light from an optical energy source through a large-size photomask made in accordance with the method of claim 11 and onto a glass plate substrate in a photolithographic process so that the at least one circuit pattern is transferred from the large-size photomask to the glass plate substrate.
In exemplary embodiments, the flat-panel display is a liquid crystal display, an active matrix liquid crystal display, an organic light emission diode, a light emitting diode, a plasma display panel, or an active matrix organic light emission diode.
These and other features and advantages of the present invention will be presented in more detail in the following detailed description and the accompanying figures which illustrate by way of example principles of the invention.
Various exemplary embodiments of this invention will be described in detail, with reference to the following figures, wherein:
Flat-panel displays (FPDs) are electronic viewing technologies used to display content (e.g., still images, moving images, text, or other visual material) in a range of entertainment, consumer electronic, personal computer, and mobile devices, and many types of medical, transportation and industrial equipment. The current FPD types include, for example, LCD (Liquid Chrystal Display), AM LCD (Active Matrix Liquid Chrystal Display), OLED (Organic Light Emission Diode), LED (Light Emitting Diode), PDP (Plasma Display Panel) and AMOLED (Active Matrix OLED).
During manufacture of an FPD, an FPD lithography system irradiates light onto a photomask on which the original thin-film-transistor (TFT) circuit patterns are drawn, and the light exposes the patterns onto a glass plate substrate through a lens. On a large glass plate, the exposure process is repeated several times in order to form the patterns onto the entire plate.
In this case, the lower intensity mask is generated by a smaller design shape, shown by the dotted lines in
In embodiments, this bias optimization method can be applied for a full mask pattern made up of different feature shapes and sizes by simultaneously optimizing the bias of the shapes in accordance with the exposure minimization rule. More specifically, in embodiments, by using pattern correction tools with the exposure minimization bias rules, the printing dose for the entire mask can be effectively reduced while at the same time the pattern can print correctly on the panel for proper display device function.
In exemplary embodiments, the mask variables may be adjusted individually or in combination to minimize dose. For example, pattern edge compensation, mask structure and/or scanner illumination shape may be adjusted, either individually or in any combination of two or more of the variables.
In various embodiments, the design house 120, which may include one or more design teams, generates an FPD design layout 122. The FPD design layout 122 may include various geometrical patterns designed for the fabrication of the FPD device 160. By way of example, the geometrical patterns may correspond to patterns of metal, oxide, or semiconductor layers that make up the various components of the FPD device 160 to be fabricated. The various layers combine to form various features of the FPD device 160, such as, for example, thin film transistors (TFTs). For example, various portions of the FPD design layout 122 may include features such as an active region, a gate electrode, source and drain regions, metal lines or vias of a metal interconnect, openings for bond pads, as well as other features known in the art which are to be formed on an FPD glass substrate and various material layers disposed on the glass substrate. In exemplary embodiments, the design house 120 implements a design procedure to form the FPD design layout 122. The design procedure may include logic design, physical design, and/or place and route. The FPD design layout 122 may be presented in one or more data files having information related to the geometrical patterns which are to be used for fabrication of the FPD device 160. In embodiments, the FPD design layout 122 may be expressed in various formats, such as, for example, an Open Artwork System Interchange Standard (OASIS) file format, a GDSII file format, or DFII file format, to name a few.
In embodiments, the design house 120 may transmit the FPD design layout 122 to the mask house 130, for example, via the network connection described above. The mask house 130 may then use the FPD design layout 122 to manufacture one or more masks to be used for fabrication of the various layers of the FPD device 160 according to the FPD design layout 122. In various examples, the mask house 130 performs mask data preparation 132, where the FPD design layout 122 is translated into a form that can be physically written by a mask writer, and mask fabrication 144, where the design layout prepared by the mask data preparation 132 is modified to comply with a particular mask writer and/or mask manufacturer and is then fabricated. In the example of
In embodiments, the mask data preparation 132 includes application of one or more resolution enhancement technologies (RETs) to compensate for potential lithography errors, such as those that can arise from diffraction, interference, or other process effects. In embodiments, optical proximity correction (OPC) may be used to adjust line widths depending on the density of surrounding geometries, add “dog-bone” end-caps to the end of lines to prevent line end shortening, correct for electron beam (e-beam) proximity effects, or for other purposes. For example, OPC techniques may add sub-resolution assist features (SRAFs), which for example may include adding scattering bars, serifs, and/or hammerheads to the FPD design layout 122 according to optical models or rules such that, after a lithography process, a final pattern on a glass substrate is improved with enhanced resolution and precision. The mask data preparation 132 may also include further RETs, such as off-axis illumination (OAI), phase-shifting masks (PSM), other suitable techniques, or combinations thereof.
In embodiments, the mask data preparation 132 may include a mask process correction (MPC) that is used to correct errors introduced during the mask making process. For example, the MPC may be used to correct mask making process effects such as fogging, development and etch loading and e-beam proximity effects. In embodiments, the MPC process modifies a post-OPC design layout to compensate for limitations which may be encountered during mask fabrication 144.
In embodiments, the mask data preparation 132 may include lithography process checking (LPC) that simulates processing that will be implemented by the FPD manufacturer 150 to fabricate the FPD device 160. The LPC may simulate this processing based on the FPD design layout 122 to create a simulated manufactured device, such as the FPD device 160. The processing parameters in LPC simulation may include parameters associated with various processes of the FPD manufacturing cycle, parameters associated with tools used for manufacturing the FPD, and/or other aspects of the manufacturing process. By way of example, LPC may take into account various factors, such as aerial image contrast, depth of focus (DOF), mask error enhancement factor (MEEF), other suitable factors, or combinations thereof.
In embodiments, after a simulated manufactured device has been created by LPC, if the simulated device layout is not close enough in shape to satisfy design rules, certain steps in the mask data preparation 132, such as OPC and MPC, may be repeated to refine the IC design layout 122 further.
It should be understood that the above description of the mask data preparation 132 has been simplified for the purposes of clarity, and data preparation may include additional features such as a logic operation (LOP) to modify the FPD design layout according to manufacturing rules. Additionally, the processes applied to the FPD design layout 122 during data preparation 132 may be executed in a variety of different orders.
After mask data preparation 132 and during mask fabrication 144, a mask or a group of masks may be fabricated based on the modified FPD design layout. In embodiments, an electron-beam (e-beam) or a mechanism of multiple e-beams is used to form a pattern on a mask (photomask or reticle) based on the modified FPD design layout. In embodiments, a mask pattern includes opaque regions and transparent regions. A radiation beam, such as an ultraviolet (UV) beam, used to expose a radiation-sensitive material layer (e.g., photoresist) coated on a wafer, is blocked by the opaque region and transmitted through the transparent regions. In embodiments, a binary mask includes a transparent substrate (e.g., fused quartz) and an opaque material (e.g., chromium) coated in the opaque regions of the mask. In embodiments, the mask is formed using a phase shift technology. In a phase shift mask (PSM), various features in the pattern formed on the mask are configured to have a pre-configured phase difference to enhance image resolution and imaging quality. In embodiments, the phase shift mask can be an attenuated PSM or alternating PSM.
In embodiments, the FPD manufacturer 150 may use the mask (or masks) fabricated by the mask house 130 to transfer one or more mask patterns onto a production glass substrate 152 and thus fabricate the FPD device 160 on the production glass substrate 152. The FPD manufacturer 150 may include an FPD fabrication facility that may include a myriad of manufacturing facilities for the fabrication of a variety of different FPD products. For example, the FPD manufacturer 150 may include a first manufacturing facility for front end fabrication of a plurality of FPD products (i.e., front-end-of-line (FEOL) fabrication), while a second manufacturing facility may provide back end fabrication for the interconnection and packaging of the FPD products (i.e., back-end-of-line (BEOL) fabrication), and a third manufacturing facility may provide other services. In various embodiments, the production FPD 152 within and/or upon which the FPD device 160 is fabricated may include a glass substrate, where the glass type may be, for example, aluminosilicate glass, borosilicate glass, or fused silica, to name a few. In embodiments, a large-size photomask may be appropriately sized to accommodate photolithography processing of glass plate substrates used to form FPDs.
In exemplary embodiments, mask data preparation may involve the use of a mask enhancer system. In this regard,
In exemplary embodiments, a mask projector 230 may be applied on the corrected mask layout M to produce a projected mask layout 238 on the wafer. In some embodiments, corrected mask layout M is a data file and the mask projector 230 simulates the projection of the corrected mask layout M′ on the wafer and produces the simulated projected mask layout 238. The defect detector 232 of the mask enhancer 204 inspects the projected mask layout 238 and finds the defective areas 236 of the projected mask layout 238. Although the corrected mask layout M′ is OPCed, defective areas may be produced when the corrected mask layout M′ is projected on the substrate 208.
In embodiments, a defect corrector 234 of the mask enhancer 204 may receive the defective areas 236 and the corrected mask layout M′ and implement further correction, e.g., enhancement, on the corrected mask layout M′, thereby producing the enhanced mask layout M″. In embodiments, defect detector 232 may be combined into the defect corrector 234 creating a layout detection and correction system 233 that receives the projected mask layout 238 and the corrected mask layout M′ and provides the enhanced mask layout M″.
In exemplary embodiments, the mask enhancer system 204 may include specialized hardware components, software components, and/or combinations of both hardware and software components to carry out the various procedures related to enhancement and correction of a photomask as part of an FPD manufacturing process. In this regard,
The computer system may include any number of graphics processors. The graphics processor may reside on a motherboard such as being integrated with a motherboard chipset. One or more graphics processors may reside on external boards connected to the system through a bus such as an ISA bus, PCI bus, AGP port, PCI Express, or other system buses, to name a few. Graphics processors may on separate boards, each connected to a bus such as the PCI Express bus to each other and to the rest of the system. Further, there may be a separate bus or connection (e.g., Nvidia SLI or ATI CrossFire connection, to name a two) by which the graphics processors may communicate with each other. This separate bus or connection may be used in addition to or in substitution for system bus.
The server 401 may include one or more CPUs 406, one or more GPUs 407, and one or more memory modules 412. Each CPU and GPU may be a single core or multiple core unit. Examples of suitable CPUs include Intel Pentium®, Intel Core™ 2 Duo, AMD Athlon 64, AMD Opteron®, and the like, to name a few. Examples of suitable GPUs include Nvidia GeForce®, ATI Radeon®, and the like, to name a few. The input interfaces 403 may include a keyboard 408 and a mouse 409. The output interface 404 may include a printer 410.
In embodiments, the communications interface 411 is a network interface that allows the computer system to communicate via a wireless or hardwired network. The communications interface 411, may be coupled to a transmission medium (not shown), such as a network transmission line, for example, twisted pair, coaxial cable, fiber optic cable, and the like, to name a few. In another embodiment, the communications interface 411, provides a wireless interface, that is, the communication interface 411 uses a wireless transmission medium. Examples of other devices that may be used to access the computer system via communications interface 411 include cell phones, PDAs, personal computers, and the like (not shown), to name a few.
The memory modules 412 may generally include different modalities, illustratively semiconductor memory, such as random access memory (RAM), and disk drives as well as others. In various embodiments, the memory modules 412 store an operating system 413, data structures 414, instructions 415, applications 416, and procedures 417.
Storage devices may include mass disk drives, floppy disks, magnetic disks, optical disks, magneto-optical disks, fixed disks, hard disks, CD-ROMs, recordable CDs, DVDs, recordable DVDs (e.g., DVD-R, DVD+R, DVD-RW, DVD+RW, HD-DVD, or Blu-ray Disc), flash and other nonvolatile solid-state storage (e.g., USB flash drive), battery-backed-up volatile memory, tape storage, reader, and other similar media, and combinations of these.
In various embodiments, the specific software instructions, data structures, and data that implement various embodiments of the present invention are typically incorporated in the server 401. Generally, an embodiment of the present invention is tangibly embodied using a computer readable medium, for example, the memory, and includes of instructions, applications, and procedures which, when executed by the processor, causes the computer system to utilize the present invention, for example, the collection and analysis of data, pixelating structures, determining edge placement errors, moving edge fragments, optimizing edge fragment placements, and the like. The memory may store the software instructions, data structures, and data for any of the operating system, the data collection application, the data aggregation application, the data analysis procedures, and the like in semiconductor memory, in disk memory, or a combination of these.
A computer-implemented or computer-executable version of the invention may be embodied using, stored on, or associated with computer-readable medium. A computer-readable medium may include any medium that participates in providing instructions to one or more processors for execution. Such a medium may take many forms including, but not limited to, nonvolatile, volatile, and transmission media. Nonvolatile media includes, for example, flash memory, or optical or magnetic disks. Volatile media includes static or dynamic memory, such as cache memory or RAM. Transmission media includes coaxial cables, copper wire, fiber optic lines, and wires arranged in a bus. Transmission media can also take the form of electromagnetic, radio frequency, acoustic, or light waves, such as those generated during radio wave and infrared data communications.
For example, a binary, machine-executable version, of the software of the present invention may be stored or reside in RAM or cache memory, or on a mass storage device. The source code of the software of the present invention may also be stored or reside on mass storage device (e.g., hard disk, magnetic disk, tape, or CD-ROM). As a further example, code of the invention may be transmitted via wires, radio waves, or through a network such as the Internet.
The operating system may be implemented by any conventional operating system comprising Windows® (registered trademark of Microsoft Corporation), Unix® (registered trademark of the Open Group in the United States and other countries), Mac OS® (registered trademark of Apple Computer, Inc.), Linux® (registered trademark of Linus Torvalds), as well as others not explicitly listed here.
In various embodiments, the present invention may be implemented as a method, system, or article of manufacture using standard programming or engineering techniques, or both, to produce software, firmware, hardware, or any combination thereof. The term “article of manufacture” (or alternatively, “computer program product”) as used in this application is intended to encompass a computer program accessible from any computer readable device, carrier or media. In addition, the software in which various embodiments are implemented may be accessible through the transmission medium, for example, from a server over the network. The article of manufacture in which the code is implemented also encompasses transmission media, such as the network transmission line and wireless transmission media. Thus, the article of manufacture also includes the medium in which the code is embedded. Those skilled in the art will recognize that many modifications may be made to this configuration without departing from the scope of the present invention.
The computer system illustrated in
In step S07, pattern edge, mask structure and/or scanner illumination shape are varied over the negative and/or positive bias ranges to satisfy the minimum dose rule while still achieving minimum acceptable target layer match. In this step, only one of the variables may be adjusted over the bias ranges, or two or more of the variables in combination may be varied over the bias ranges, to determine which iteration achieves the minimum dose while maintaining minimum acceptable quality and size of features.
In embodiments, the process flow shown in
Since the current invention prioritizes the low exposure case instead of the pattern fidelity case as in conventional pattern correction methods, in embodiments features may be added to the optimization flow to identify and compensate for any issues that might arise from the prioritization of the dose minimization rule. In this regard,
As described above with reference to
Masks used in FPD panel manufacturing processes are conventionally exposed using an exposure tool with a round-type aperture. In embodiments, a larger opened aperture type may be used to deliver a higher amount of energy onto the mask. Also, OAI (off-axis illumination) is now being used in the FPD realm (see
In addition, and again referring to
In embodiments, feature bias can be applied to binary type masks with 1.5 um design rule using the dose minimization function to achieve a 10-30% improvement in FPD production. In embodiments, high contrast masks such as PSM masks achieve a 30% or more gain in productivity.
In embodiments, to counter issues with obtaining consistent results using the dose minimization processes described herein particularly when applied across FPD design layouts composed of patterns having various designs and design rules, rule checking may be verified using mask rule checker tools and critical patterns may be located using pattern matching tools. In embodiments, FPD OPC models may be applied to remove possible data errors in the full field FPD area.
While in the foregoing specification a detailed description of a specific embodiment of the invention was set forth, it will be understood that many of the details herein given may be varied considerably by those skilled in the art without departing from the spirit and scope of the invention.
This application claims priority to and the benefit of U.S. Provisional Application No. 63/323,527, filed Mar. 25, 2022 and entitled LOW INTENSITY PHOTOMASK AND SYSTEM, METHOD AND PROGRAM PRODUCT FOR MAKING LOW INTENSITY PHOTOMASK FOR USE IN FLAT PANEL DISPLAY LITHOGRAPHY, the contents of which are incorporated herein by reference in their entirety.
Number | Date | Country | |
---|---|---|---|
63323527 | Mar 2022 | US |