Claims
- 1. The process for forming a trench type MOSgated device; said process comprising the steps of etching a trench having spaced side walls and a bottom surface into a silicon wafer wherein said bottom surface and side walls meet at a sharp angle; forming a silicon nitride layer on said side walls and said bottom surface; removing said silicon nitride layer from said bottom surface only; forming silicon dioxide layer on said trench bottom which has a thickness in excess of 1000 Å on said bottom surface and rounding said bottom surface and sharp corners while forming said bottom silicon dioxide layer, and thereafter removing the silicon nitride layer on said walls and then forming silicon dioxide layers on said side walls which have a thickness substantially less than 1000 Å.
- 2. The process of claim 1 wherein said silicon dioxide layers on said walls have a thickness of about 320 Å.
- 3. A method for manufacturing a semiconductor device comprising:
providing a substrate of a first conductivity; forming an epitaxial semiconductor layer of said first conductivity over said substrate, said epitaxial layer having a first concentration of dopants of said first conductivity; forming a region of said first conductivity in said epitaxial layer, said region of said first conductivity having a concentration of dopants selected so that said region is depleted by the inherent junction voltage between said region and its surrounding region; forming a channel region of said second conductivity in said epitaxial layer; forming vertical trenches in said epitaxial layer, said trenches terminating at said region of said first conductivity; and forming a gate structure in each of said trenches.
- 4. A method according to claim 3, wherein said region of said first conductivity is about three microns deep.
- 5. A method according to claim 3, wherein said region of said first conductivity has a dopant concentration of about 1×1014 atoms/cm3.
- 6. A method for manufacturing a semiconductor device comprising:
providing a substrate of a first conductivity; forming an epitaxial semiconductor layer of said first conductivity over said substrate, said epitaxial layer having a first concentration of dopants of said first conductivity; forming a channel region of a second conductivity in said epitaxial layer; forming vertical trenches in said epitaxial layer, said trenches extending through said channel region to a semiconductor region below said channel region; forming a self-depleting region of one of said first conductivity and second conductivity in said epitaxial layer below each trench, said self-depleting regions having a concentration of dopants selected so that said regions are depleted by the inherent junction voltage between said regions and their surrounding regions; and forming a gate structure in each of said trenches.
- 7. A method according to claim 6, wherein said self-depleting regions are 1000 to 2000 angstroms deep.
- 8. A method according to claim 6, wherein said self-depleting regions are formed by implantation.
- 9. A method according to claim 6, wherein each of said self-depleting regions has a dopant concentration of about 1×1012 atoms/cm3.
- 10. A method for manufacturing a semiconductor device, comprising:
providing a semiconductor substrate; epitaxially forming a semiconductor layer of first conductivity on said substrate; forming a channel region in said epitaxially formed semiconductor layer through implantation of dopants of second conductivity type, said implantation introducing defects in said epitaxially formed semiconductor layer; forming trenches in said epitaxially formed layer, said trenches extending through said channel region; forming source regions in said channel region adjacent said trenches, said source regions extending to a depth below said defects in said epitaxially formed layer.
- 11. A method according to claim 10, further comprising forming an oxide layer on said sidewalls of said trenches and said bottom of said trenches, wherein the oxide layer at the bottom of said trenches is thicker than said oxide at said sidewalls of said trenches.
- 12. A method according to claim 11, wherein said thick oxide at the bottom of said trenches is formed by first covering said sidewall of said trenches with an oxidation retardant and then oxidizing said bottom of said trenches to a desired thickness.
- 13. A method according to claim 11, wherein said oxidation retardant is a nitride.
- 14. A method according to claim 11, wherein said thick oxide at the bottom of said trenches is formed by first amorphizing the semiconductor material at said bottom of said trenches and then oxidizing said bottom of said trenches and said sidewalls of said trenches at the same time.
- 15. A method according to claim 11, wherein said oxide at said bottom of said trenches is 1000-1400 angstroms.
- 16. A method according to claim 11, wherein said oxide at said sidewalls of said trenches is about 300-320 angstroms thick.
- 17. A method for manufacturing a semiconductor device, comprising:
providing a semiconductor layer of first conductivity; forming at least a pair of body regions of second conductivity in said semiconductor layer, said body regions being spaced from one another by a common conduction region; forming a gate structure which extends over at least said common conduction region between said body regions; forming self-depleting region of one of said first conductivity and said second conductivity below said gate structure in said common conduction region, said self-depleting region being doped such that it depletes automatically due to a voltage junction with its surrounding region.
- 18. A method according to claim 17, further comprising source regions in said body regions, each source region being spaced from said common conduction region by an invertible channel.
RELATED APPLICATIONS
[0001] This application is a divisional of U.S. application Ser. No. 10/421,024, filed Apr. 21, 2003 entitled Improved Low Voltage Power MOSFET Device and Process for its Manufacture which is a divisional of U.S. application Ser. No. 09/814,087, filed Mar. 21, 2001 entitled Low Voltage Power MOSFET Device and Process for its Manufacture which claims priority to Provisional Application Ser. No. 60/194,386 filed Apr. 4, 2000 in the name of Naresh Thapar.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60194386 |
Apr 2000 |
US |
Divisions (2)
|
Number |
Date |
Country |
Parent |
10421024 |
Apr 2003 |
US |
Child |
10846893 |
May 2004 |
US |
Parent |
09814087 |
Mar 2001 |
US |
Child |
10421024 |
Apr 2003 |
US |