Lower liner with integrated flow equalizer and improved conductance

Information

  • Patent Grant
  • 8440019
  • Patent Number
    8,440,019
  • Date Filed
    Friday, September 7, 2012
    12 years ago
  • Date Issued
    Tuesday, May 14, 2013
    11 years ago
Abstract
A plasma processing chamber has a lower liner with an integrated flow equalizer. In an etching process, the processing gases may be unevenly drawn from the processing chamber which may cause an uneven etching of the substrate. The integrated flow equalizer is configured to equalize the flow of the processing gases evacuated from the chamber via the lower liner.
Description
BACKGROUND

1. Field


Embodiments of the present invention generally relate to a plasma processing chamber having a lower chamber liner.


2. Description of the Related Art


Modern integrated circuits are complex devices that may include millions of components on a single chip; however, the demand for faster, smaller electronic devices is ever increasing. This demand not only requires faster circuits, but it also requires greater circuit density on each chip. In order to achieve greater circuit density, minimal dimensions, or critical dimensions, of features of integrated circuit components must be reduced as well.


Reduction in the critical dimensions of integrated circuit component features requires strict process uniformity across a substrate in order to maintain high yields. One problem associated with conventional plasma etch processes used in manufacturing of integrated circuits is non-uniformity of an etch rate across the substrate. Such non-uniformity may be due, in part, to a vacuum pump drawing an etching gas toward an exhaust port provided in an etch chamber and away from the substrate. Since gases are more easily pumped away from areas of the chamber that are closest to the exhaust port, the etching gas is pulled toward the exhaust port and away from the substrate. This creates a non-uniform etch on the substrate positioned therein, which may significantly decrease the performance of the resulting integrated circuit and significantly increase the cost of fabrication.


Therefore, a need exists for an apparatus for uniformly etching material layers during the manufacture of integrated circuits.


SUMMARY

In one embodiment, an integrated flow equalizer is provided in a plasma processing chamber. The integrated flow equalizer may be configured to protect lower chamber walls from exposure to plasma and to allow improved gas flow conductance. A lower chamber liner may be elevated from a chamber bottom wall to create a high conductance plenum between the lower chamber liner and the bottom wall. The lower chamber liner may have an aperture formed therethrough configured to equalize the flow of processing gas drawn by a vacuum pump in fluid communication with the plenum resulting in uniform plasma flow and uniform etching across a substrate situated in the plasma processing chamber.


In one embodiment of the present invention, an annular chamber liner for a plasma chamber comprises a bottom wall and an outer wall sloping upwardly and outwardly from the bottom wall. The annular chamber liner has a plurality of slots extending through the outer wall. The plurality of slots are arranged such that at least one slot is present within each quadrant of the annular chamber liner.


In another embodiment of the present invention, an apparatus for plasma processing comprises a chamber body, a first chamber liner disposed within the chamber body, and a second chamber liner disposed within the chamber body below the first chamber liner and electrically coupled to the first chamber liner. The second chamber liner comprises a bottom wall and an outer wall sloping upwardly and outwardly from the bottom wall. The second chamber liner has a plurality of slots extending through the outer wall. The plurality of slots are arranged such that at least one slot is present within each quadrant of the second chamber liner.


In yet another embodiment of the present invention, a plasma processing apparatus comprises a chamber body, a substrate support pedestal disposed in the chamber body, a gas introduction showerhead disposed in the chamber opposite the substrate support, an upper chamber liner disposed in the chamber body such that the substrate support pedestal, the gas introduction showerhead, and the first chamber liner at least partially enclose a processing area, and a lower chamber liner disposed within the chamber body below the upper chamber liner and electrically coupled to the upper chamber liner. The lower chamber liner comprises a bottom wall and an outer wall sloping upwardly and outwardly from the bottom wall. The second chamber liner has a plurality of slots extending through the outer wall. The plurality of slots are arranged such that at least one slot is present within each quadrant of the second chamber liner.





BRIEF DESCRIPTION OF THE DRAWINGS

So that the manner in which the above recited features of the embodiments of the present invention can be understood in detail, a more particular description of the invention, briefly summarized above, may be had by reference to embodiments, some of which are illustrated in the appended drawings. It is to be noted, however, that the appended drawings illustrate only typical embodiments of this invention and are therefore not to be considered limiting of its scope, for the invention may admit to other equally effective embodiments.



FIG. 1 is a schematic cross-sectional view of an etching apparatus according to one embodiment of the invention.



FIG. 2A is a partial, schematic cross-sectional view of a lower chamber liner with an integrated flow equalizer according to one embodiment of the invention.



FIG. 2B is a schematic bottom view of the chamber liner in FIG. 2A.



FIG. 3 is a schematic bottom view of another embodiment of the lower chamber liner of the present invention.





DETAILED DESCRIPTION

Embodiments of the present invention generally comprise a plasma processing chamber having a lower chamber liner with an integrated flow equalizer. Various embodiments of the present invention will be described below in relation to an etching chamber. However, a variety of plasma deposition and etching chambers may benefit from the teachings disclosed herein, and in particular, dielectric etching chambers such as the ENABLER® etch chamber, which may be part of a semiconductor wafer processing system such as the CENTURA® system, the PRODUCER® etch chamber, the eMax® etch chamber, among others, all of which are available from Applied Materials, Inc. of Santa Clara, Calif. It is contemplated that other plasma reactors, including those from other manufacturers, may be adapted to benefit from the invention.



FIG. 1 is a schematic cross-sectional view of an etching apparatus 100 according to one embodiment of the present invention. The apparatus 100 comprises a chamber body 102 in which a substrate 104 may be disposed on a pedestal 106 opposite a gas introduction showerhead 108. Processing gas may be supplied to the chamber 102 through the showerhead 108. Processing gas may be supplied to the chamber 102 through the showerhead 108 from a gas source 110. In one embodiment, the pedestal 106 may be biased with current from a power source 130. In another embodiment, the showerhead 108 may be biased with a current from a power source 112.


During processing, the processing gas is supplied through the showerhead 108 into the processing area 128 where the processing gas, in plasma form, proceeds to etch material from the substrate 104. The plasma may extend not only to the substrate 104, but it may extend to the chamber walls as well. To protect the chamber walls from the plasma, an upper liner 126 may be present. The upper liner 126 may protect the chamber walls from exposure to the plasma. Additionally, the upper liner 126 may be removed during processing downtime to be cleaned or replaced.


An annular baffle 116 may surround the substrate 104 and the pedestal 106. The annular baffle 116 may extend close to the upper liner 126 and have a plurality of slots therethrough. The slots in the baffle 116 permit processing gas to be drawn therethrough to be evacuated out of the processing chamber body 102. The slots may be sized to eliminate or reduce the amount of plasma that passes through the baffle 116.


Processing gas may also be drawn around the baffle 116 in the area between the baffle 116 and the upper liner 126. Generally, most of the plasma is confined to the processing area 128, but some plasma may extend out beyond the outer diameter of the baffle 116 and be pulled below the baffle 116. A lower chamber liner 120 may be present to protect the lower chamber walls from the plasma. The lower liner 120 may be removed during processing downtime to be cleaned or replaced. The lower liner 120 may be coupled to the bottom of the chamber body 102 by a fastening mechanism 124. In one embodiment, the fastening mechanism 124 may comprise a screw. In one embodiment, the fastening mechanism 124 may be countersunk into the lower liner 120.


A vacuum pump 114 may evacuate the processing chamber body 102 and thus pull processing gases through the baffle 116 and through the area between the baffle 116 and the upper liner 126. The lower chamber liner 120 may be configured in an elevated position with respect to the bottom of the chamber body 102, such that a large plenum 122 may exist between the bottom surface 121 of the lower chamber liner 120 and the bottom surface 101 of the chamber body 102 around the entire periphery of the chamber body 102. Additionally, the lower chamber liner 120 may have an upwardly sloping outer wall 123, such that the plenum 122 extends upwardly around the entire periphery of the lower chamber liner 120 between the outer wall 123 of the lower chamber liner and the wall 103 of the chamber body 102. The lower chamber liner 120 may contain a plurality of apertures (not shown in FIG. 1) to equalize the flow of processing gas drawn therethrough. Example of suitable apertures can be seen in FIGS. 2B and 3. The large plenum 122 functions to broadly distribute the vacuum draw. In one embodiment, the greatest draw through the lower chamber liner 120 may be achieved in the area closest to the exhaust port 113 in the chamber body 102, which may lead to non-uniformity in the etch plasma across the substrate 104. In one embodiment, to further promote, a uniform vacuum draw of process gas across the annulus of the lower chamber liner 120, the size and positioning of the apertures in the lower chamber liner 120 may be arranged as described below with respect to FIGS. 2B, and 3.


In addition, the lower chamber liner 120 is electrically coupled to the upper chamber liner 126, both of which are grounded. When an RF plasma is present, the RF current seeking a return path to ground may travel along the upper liner 126 and/or the lower liner 120, whichever has the path of least resistance. Electrically coupling the lower chamber liner 120 to the upper chamber liner 126 provides substantial surface area for the RF current seeking a path to ground. As a result, plasma may extend more uniformly over the substrate 104 in the chamber 100, resulting in increased etching uniformity.



FIG. 2A is a schematic, partial cross-sectional view of a lower chamber liner 200 according to one embodiment of the present invention. The lower liner comprises an inner wall 202 that extends up from the bottom wall 204. The inner wall 202 protects the area under the pedestal from plasma exposure. The outer wall 206 is upwardly sloping from the bottom wall 204 to the outer periphery of the lower chamber liner 200. A plurality of gas passages 208 extend across and through the outer wall 206 and the bottom wall 204 as depicted in FIGS. 2B and 3 and described below.



FIG. 2B is a schematic bottom view of a lower chamber liner 200 of FIG. 2A. As shown in FIG. 2B, the gas passages 208 in the bottom wall 204 and the side wall 206 are broadly spaced apart in a first quadrant 210, which is to be positioned adjacent the exhaust port 113 in the chamber body 102. The gas passages 208 may be more narrowly spaced in a second quadrant 220 and a third quadrant 230 extending away from the first quadrant 210 of the lower chamber liner 200. In one embodiment, the spacing of the gas passages 208 may decrease across the second quadrant 220 and the third quadrant 230 extending away from the first quadrant 210. In another embodiment, the gas passages may be equally spaced across the second quadrant 220 and the third quadrant 230. The gas passages 208 are most narrowly spaced across the fourth quadrant 240, which is to be positioned farthest from the exhaust port 113 of the chamber body 102.



FIG. 3 is a schematic bottom view of a lower chamber liner 300 according to another embodiment of the present invention. In this embodiment, thin gas passages 307 are broadly spaced across the first quadrant 310 of the chamber liner 300, which is to be positioned adjacent the exhaust port 113 in the chamber body 102. Mid-sized gas passages 308, which are larger than the thin gas passages 307, are positioned more narrowly across the second quadrant 320 and the third quadrant 330 extending away from the first quadrant 310. Large gas passages 309, which are larger than the mid-sized gas passages 308, are positioned across the fourth quadrant 340 of the lower chamber liner 120, which is to be positioned farthest from the exhaust port 113 of chamber body 102. The large gas passages 309 are separated by thin, structural ribs. In one embodiment, a single gas passage 309 extends across the entire fourth quadrant 340. In another embodiment, the fourth quadrant 340 is divided into two gas passages 309 having a single structural rib 341 therebetween.


By configuring the gas passages 208, 307-309 extending through the lower chamber liner 120, 200, 300 such that the area farthest from the exhaust port 113 of the chamber 100 has the largest opening and the area adjacent the exhaust port 113 has the smallest area, the uniformity of vacuum draw from the processing area 128 may be increased. Correspondingly, by evening out the vacuum draw from the processing area 128, the plasma distribution, and ultimately, etching uniformity may be increased as well.


While the foregoing is directed to embodiments of the present invention, other and further embodiments of the invention may be devised without departing from the basic scope thereof, and the scope thereof is determined by the claims that follow.

Claims
  • 1. An annular chamber liner for a plasma chamber, comprising: a bottom wall; andan outer wall sloping upwardly and outwardly from the bottom wall,wherein the annular chamber liner has a plurality of slots extending through the outer wall, and wherein the plurality of slots are arranged such that at least one slot is present within each quadrant of the annular chamber liner.
  • 2. The annular chamber liner of claim 1, wherein the plurality of slots are separated by a plurality of structural ribs.
  • 3. The annular chamber liner of claim 1, wherein a periphery of the outer wall is configured for coupling with an upper chamber liner.
  • 4. The annular chamber liner of claim 3, wherein the periphery of the outer wall is configured for electrically coupling with the upper chamber liner.
  • 5. The annular chamber liner of claim 1, wherein the bottom wall is configured for coupling with a body of the plasma chamber.
  • 6. The annular chamber liner of claim 1, wherein the plurality of slots are configured for drawing processing gases therethrough.
  • 7. An apparatus for plasma processing, comprising: a chamber body;a first chamber liner disposed within the chamber body; anda second chamber liner disposed within the chamber body below the first chamber liner and electrically coupled to the first chamber liner, wherein the second chamber liner comprises: a bottom wall; andan outer wall sloping upwardly and outwardly from the bottom wall, wherein the second chamber liner has a plurality of slots extending through the outer wall, and wherein the plurality of slots are arranged such that at least one slot is present within each quadrant of the second chamber liner.
  • 8. The apparatus of claim 7, wherein the second chamber liner is positioned such that an annular plenum is defined between the outer wall of the second chamber liner and the chamber body.
  • 9. The apparatus of claim 7, wherein the annular plenum is in fluid communication with an exhaust port and the plurality of slots.
  • 10. The apparatus of claim 7, wherein the bottom wall is coupled to a bottom wall of the chamber body.
  • 11. A plasma processing apparatus, comprising: a chamber body;a substrate support pedestal disposed in the chamber body;a gas introduction showerhead disposed in the chamber opposite the substrate support;an upper chamber liner disposed in the chamber body such that the substrate support pedestal, the gas introduction showerhead, and the first chamber liner at least partially enclose a processing area; anda lower chamber liner disposed within the chamber body below the upper chamber liner and electrically coupled to the upper chamber liner, wherein the lower chamber liner comprises: a bottom wall; andan outer wall sloping upwardly and outwardly from the bottom wall, wherein the second chamber liner has a plurality of slots extending through the outer wall, and wherein the plurality of slots are arranged such that at least one slot is present within each quadrant of the second chamber liner.
  • 12. The apparatus of claim 11, wherein the lower chamber liner is positioned such that an annular plenum is defined between the outer wall of the lower chamber liner and the chamber body.
  • 13. The apparatus of claim 12, wherein the annular plenum is in fluid communication with an exhaust port and the plurality of slots.
  • 14. The apparatus of claim 11, further comprising an annular baffle disposed around the substrate support pedestal.
  • 15. The apparatus of claim 11, wherein the lower chamber liner is coupled to the chamber body.
CROSS-REFERENCE TO RELATED APPLICATIONS

This application is a continuation application of U.S. patent application Ser. No. 13/401,572, filed Feb. 21, 2012 now U.S. Pat. No. 8,282,736, which is a continuation application of U.S. patent application Ser. No. 13/191,850, filed on Jul. 27, 2011, now issued as U.S. Pat. No. 8,118,938, which is a divisional application of Ser. No. 12/099,007, filed on Apr. 7, 2008, now issued as U.S. Pat. No. 7,987,814, each of which is herein incorporated by reference.

US Referenced Citations (88)
Number Name Date Kind
4134425 Gussefeld et al. Jan 1979 A
5322567 Deaton et al. Jun 1994 A
5366585 Robertson et al. Nov 1994 A
5788799 Steger et al. Aug 1998 A
5885356 Zhao et al. Mar 1999 A
5891350 Shan et al. Apr 1999 A
5997589 Tien Dec 1999 A
6095083 Rice et al. Aug 2000 A
6120605 Sato Sep 2000 A
6156151 Komino et al. Dec 2000 A
6170429 Schoepp et al. Jan 2001 B1
6176969 Park et al. Jan 2001 B1
6203657 Collison et al. Mar 2001 B1
6206976 Crevasse et al. Mar 2001 B1
6221202 Walko, II Apr 2001 B1
6245190 Masuda et al. Jun 2001 B1
6251216 Okamura et al. Jun 2001 B1
6261408 Schneider et al. Jul 2001 B1
6264788 Tomoyasu et al. Jul 2001 B1
6277237 Schoepp et al. Aug 2001 B1
6403491 Liu et al. Jun 2002 B1
6415804 Pascal et al. Jul 2002 B1
6428662 Woodruff et al. Aug 2002 B1
6527911 Yen et al. Mar 2003 B1
6531069 Srivastava et al. Mar 2003 B1
6692649 Collison et al. Feb 2004 B2
6726801 Ahn Apr 2004 B2
6733620 Sugiyama et al. May 2004 B1
6767429 Amano Jul 2004 B2
6827815 Hytros et al. Dec 2004 B2
6878234 Ogasawara et al. Apr 2005 B2
6963043 Fink Nov 2005 B2
7011039 Mohn et al. Mar 2006 B1
7048837 Somekh et al. May 2006 B2
7166166 Saigusa et al. Jan 2007 B2
7198677 Yoo Apr 2007 B2
7204912 Saigusa et al. Apr 2007 B2
7282112 Nishimoto et al. Oct 2007 B2
7291566 Escher et al. Nov 2007 B2
7416635 Moriya et al. Aug 2008 B2
7552521 Fink Jun 2009 B2
7560083 Moriya et al. Jul 2009 B2
7560376 Escher et al. Jul 2009 B2
7566368 Saigusa et al. Jul 2009 B2
7601242 Fink Oct 2009 B2
7648610 Komiya et al. Jan 2010 B2
7678226 Saigusa et al. Mar 2010 B2
7708834 Horimizu May 2010 B2
7749326 Kim et al. Jul 2010 B2
7762114 Abney et al. Jul 2010 B2
7811428 Nishimoto et al. Oct 2010 B2
7862683 Fukiage Jan 2011 B2
7879179 Otsuki Feb 2011 B2
7901510 Horimizu Mar 2011 B2
7910218 Lin et al. Mar 2011 B2
7987814 Carducci et al. Aug 2011 B2
8021743 Lin et al. Sep 2011 B2
8118938 Carducci et al. Feb 2012 B2
8282736 Carducci et al. Oct 2012 B2
20010023741 Collison et al. Sep 2001 A1
20010032591 Carducci et al. Oct 2001 A1
20010054381 Umotoy et al. Dec 2001 A1
20020069970 Noorbakhsh et al. Jun 2002 A1
20020134308 Amano Sep 2002 A1
20030038111 Carducci et al. Feb 2003 A1
20030092278 Fink May 2003 A1
20030094135 Komiya et al. May 2003 A1
20030192644 Pu et al. Oct 2003 A1
20030192646 Wu et al. Oct 2003 A1
20040040664 Yang et al. Mar 2004 A1
20040072426 Jung Apr 2004 A1
20040082251 Bach et al. Apr 2004 A1
20040129218 Takahashi et al. Jul 2004 A1
20040206309 Bera et al. Oct 2004 A1
20050121143 Daugherty et al. Jun 2005 A1
20050224180 Bera et al. Oct 2005 A1
20060000552 Tanaka et al. Jan 2006 A1
20060118042 Horimizu Jun 2006 A1
20060151114 Fink Jul 2006 A1
20060196604 Moriya et al. Sep 2006 A1
20070284043 Tanaka et al. Dec 2007 A1
20080035605 Takahashi Feb 2008 A1
20080090417 De La Llera et al. Apr 2008 A1
20080295964 Takahashi Dec 2008 A1
20090028761 Devine et al. Jan 2009 A1
20090188625 Carducci et al. Jul 2009 A1
20090236043 Matsudo et al. Sep 2009 A1
20100192354 Horimizu Aug 2010 A1
Foreign Referenced Citations (9)
Number Date Country
2001179078 Jul 2001 JP
2002151471 May 2002 JP
2002533911 Oct 2002 JP
2003505855 Feb 2003 JP
2004342703 Dec 2004 JP
2006186323 Jul 2006 JP
2006269806 Oct 2006 JP
WO-0019481 Apr 2000 WO
WO-0019495 Apr 2000 WO
Non-Patent Literature Citations (4)
Entry
PCT International Search Report and Written Opinion for Application No. PCT/US2009/039662 dated Nov. 24, 2009.
Notice of First Office Action dated Aug. 13, 2012 for Chinese Patent Application No. 200980112419.3.
Office Action dated Jan. 8, 2013 for Japanese Patent Application No. 2011-504110.
Office Action dated Feb. 4, 2013 for Korean Patent Application No. 10-2012-7028345.
Related Publications (1)
Number Date Country
20120325406 A1 Dec 2012 US
Divisions (1)
Number Date Country
Parent 12099007 Apr 2008 US
Child 13191850 US
Continuations (2)
Number Date Country
Parent 13401572 Feb 2012 US
Child 13607425 US
Parent 13191850 Jul 2011 US
Child 13401572 US